mirror of
https://git.proxmox.com/git/qemu
synced 2025-08-07 14:59:10 +00:00
Fix mmapped register alignment and endianness handling.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@2694 c046a42c-6fe2-441c-8c8c-71466251a162
This commit is contained in:
parent
fcb4a419f5
commit
18c6e2ff5a
@ -56,6 +56,7 @@ struct RTCState {
|
|||||||
struct tm current_tm;
|
struct tm current_tm;
|
||||||
qemu_irq irq;
|
qemu_irq irq;
|
||||||
target_phys_addr_t base;
|
target_phys_addr_t base;
|
||||||
|
int it_shift;
|
||||||
/* periodic timer */
|
/* periodic timer */
|
||||||
QEMUTimer *periodic_timer;
|
QEMUTimer *periodic_timer;
|
||||||
int64_t next_periodic_time;
|
int64_t next_periodic_time;
|
||||||
@ -492,7 +493,7 @@ uint32_t cmos_mm_readb (void *opaque, target_phys_addr_t addr)
|
|||||||
{
|
{
|
||||||
RTCState *s = opaque;
|
RTCState *s = opaque;
|
||||||
|
|
||||||
return cmos_ioport_read(s, addr - s->base) & 0xFF;
|
return cmos_ioport_read(s, (addr - s->base) >> s->it_shift) & 0xFF;
|
||||||
}
|
}
|
||||||
|
|
||||||
void cmos_mm_writeb (void *opaque,
|
void cmos_mm_writeb (void *opaque,
|
||||||
@ -500,37 +501,51 @@ void cmos_mm_writeb (void *opaque,
|
|||||||
{
|
{
|
||||||
RTCState *s = opaque;
|
RTCState *s = opaque;
|
||||||
|
|
||||||
cmos_ioport_write(s, addr - s->base, value & 0xFF);
|
cmos_ioport_write(s, (addr - s->base) >> s->it_shift, value & 0xFF);
|
||||||
}
|
}
|
||||||
|
|
||||||
uint32_t cmos_mm_readw (void *opaque, target_phys_addr_t addr)
|
uint32_t cmos_mm_readw (void *opaque, target_phys_addr_t addr)
|
||||||
{
|
{
|
||||||
RTCState *s = opaque;
|
RTCState *s = opaque;
|
||||||
|
uint32_t val;
|
||||||
|
|
||||||
return cmos_ioport_read(s, addr - s->base) & 0xFFFF;
|
val = cmos_ioport_read(s, (addr - s->base) >> s->it_shift) & 0xFFFF;
|
||||||
|
#ifdef TARGET_WORDS_BIGENDIAN
|
||||||
|
val = bswap16(val);
|
||||||
|
#endif
|
||||||
|
return val;
|
||||||
}
|
}
|
||||||
|
|
||||||
void cmos_mm_writew (void *opaque,
|
void cmos_mm_writew (void *opaque,
|
||||||
target_phys_addr_t addr, uint32_t value)
|
target_phys_addr_t addr, uint32_t value)
|
||||||
{
|
{
|
||||||
RTCState *s = opaque;
|
RTCState *s = opaque;
|
||||||
|
#ifdef TARGET_WORDS_BIGENDIAN
|
||||||
cmos_ioport_write(s, addr - s->base, value & 0xFFFF);
|
value = bswap16(value);
|
||||||
|
#endif
|
||||||
|
cmos_ioport_write(s, (addr - s->base) >> s->it_shift, value & 0xFFFF);
|
||||||
}
|
}
|
||||||
|
|
||||||
uint32_t cmos_mm_readl (void *opaque, target_phys_addr_t addr)
|
uint32_t cmos_mm_readl (void *opaque, target_phys_addr_t addr)
|
||||||
{
|
{
|
||||||
RTCState *s = opaque;
|
RTCState *s = opaque;
|
||||||
|
uint32_t val;
|
||||||
|
|
||||||
return cmos_ioport_read(s, addr - s->base);
|
val = cmos_ioport_read(s, (addr - s->base) >> s->it_shift);
|
||||||
|
#ifdef TARGET_WORDS_BIGENDIAN
|
||||||
|
val = bswap32(val);
|
||||||
|
#endif
|
||||||
|
return val;
|
||||||
}
|
}
|
||||||
|
|
||||||
void cmos_mm_writel (void *opaque,
|
void cmos_mm_writel (void *opaque,
|
||||||
target_phys_addr_t addr, uint32_t value)
|
target_phys_addr_t addr, uint32_t value)
|
||||||
{
|
{
|
||||||
RTCState *s = opaque;
|
RTCState *s = opaque;
|
||||||
|
#ifdef TARGET_WORDS_BIGENDIAN
|
||||||
cmos_ioport_write(s, addr - s->base, value);
|
value = bswap32(value);
|
||||||
|
#endif
|
||||||
|
cmos_ioport_write(s, (addr - s->base) >> s->it_shift, value);
|
||||||
}
|
}
|
||||||
|
|
||||||
static CPUReadMemoryFunc *rtc_mm_read[] = {
|
static CPUReadMemoryFunc *rtc_mm_read[] = {
|
||||||
@ -545,7 +560,7 @@ static CPUWriteMemoryFunc *rtc_mm_write[] = {
|
|||||||
&cmos_mm_writel,
|
&cmos_mm_writel,
|
||||||
};
|
};
|
||||||
|
|
||||||
RTCState *rtc_mm_init(target_phys_addr_t base, qemu_irq irq)
|
RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq)
|
||||||
{
|
{
|
||||||
RTCState *s;
|
RTCState *s;
|
||||||
int io_memory;
|
int io_memory;
|
||||||
@ -574,7 +589,7 @@ RTCState *rtc_mm_init(target_phys_addr_t base, qemu_irq irq)
|
|||||||
qemu_mod_timer(s->second_timer2, s->next_second_time);
|
qemu_mod_timer(s->second_timer2, s->next_second_time);
|
||||||
|
|
||||||
io_memory = cpu_register_io_memory(0, rtc_mm_read, rtc_mm_write, s);
|
io_memory = cpu_register_io_memory(0, rtc_mm_read, rtc_mm_write, s);
|
||||||
cpu_register_physical_memory(base, 2, io_memory);
|
cpu_register_physical_memory(base, 2 << it_shift, io_memory);
|
||||||
|
|
||||||
register_savevm("mc146818rtc", base, 1, rtc_save, rtc_load, s);
|
register_savevm("mc146818rtc", base, 1, rtc_save, rtc_load, s);
|
||||||
return s;
|
return s;
|
||||||
|
@ -125,7 +125,7 @@ void mips_pica61_init (int ram_size, int vga_ram_size, int boot_device,
|
|||||||
/* PC style IRQ (i8259/i8254) and DMA (i8257) */
|
/* PC style IRQ (i8259/i8254) and DMA (i8257) */
|
||||||
/* The PIC is attached to the MIPS CPU INT0 pin */
|
/* The PIC is attached to the MIPS CPU INT0 pin */
|
||||||
i8259 = i8259_init(env->irq[2]);
|
i8259 = i8259_init(env->irq[2]);
|
||||||
rtc_mm_init(0x80004070, i8259[14]);
|
rtc_mm_init(0x80004070, 1, i8259[14]);
|
||||||
pit_init(0x40, 0);
|
pit_init(0x40, 0);
|
||||||
|
|
||||||
/* Keyboard (i8042) */
|
/* Keyboard (i8042) */
|
||||||
|
2
vl.h
2
vl.h
@ -1043,7 +1043,7 @@ void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq, target_ulong base, int
|
|||||||
typedef struct RTCState RTCState;
|
typedef struct RTCState RTCState;
|
||||||
|
|
||||||
RTCState *rtc_init(int base, qemu_irq irq);
|
RTCState *rtc_init(int base, qemu_irq irq);
|
||||||
RTCState *rtc_mm_init(target_phys_addr_t base, qemu_irq irq);
|
RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq);
|
||||||
void rtc_set_memory(RTCState *s, int addr, int val);
|
void rtc_set_memory(RTCState *s, int addr, int val);
|
||||||
void rtc_set_date(RTCState *s, const struct tm *tm);
|
void rtc_set_date(RTCState *s, const struct tm *tm);
|
||||||
|
|
||||||
|
Loading…
Reference in New Issue
Block a user