mirror of
https://git.proxmox.com/git/mirror_ubuntu-kernels.git
synced 2026-01-27 20:49:52 +00:00
We got a following kernel crash once supplying one more IPG
clock in GPC node in devicetree. The original error handling of
clocks get is a bit wrong that when reaching the maximum clock
get error, the index 'i' is already GPC_CLK_MAX which can't be used
as the array index for clk_put operations.
[ 3.000110] imx-gpc 20dc000.gpc: more than 6 clocks
[ 3.005141] Unable to handle kernel NULL pointer dereference at virtual address 00000000
[ 3.013487] pgd = c0004000
[ 3.016300] [00000000] *pgd=00000000
[ 3.020060] Internal error: Oops: 805 [#1] SMP ARM
[ 3.024957] Modules linked in:
[ 3.028122] CPU: 0 PID: 1 Comm: swapper/0 Tainted: G W 4.11.0-rc1-00056-g813791b-dirty #1140
[ 3.037801] Hardware name: Freescale i.MX6 Quad/DualLite (Device Tree)
[ 3.044435] task: ef298000 task.stack: ef294000
[ 3.049080] PC is at __clk_put+0x38/0xec
[ 3.053103] LR is at 0x7f54ce9a
[ 3.056345] pc : [<c0537984>] lr : [<7f54ce9a>] psr: 60000013
[ 3.056345] sp : ef295d48 ip : c8a582b2 fp : ef295d64
[ 3.068026] r10: ee9fc400 r9 : 00000000 r8 : ef398c10
[ 3.073354] r7 : ef398c10 r6 : c1071264 r5 : c10710f0 r4 : eea5be80
[ 3.079986] r3 : 00000000 r2 : 00000000 r1 : 00000100 r0 : 00000001
[ 3.086621] Flags: nZCv IRQs on FIQs on Mode SVC_32 ISA ARM Segment none
[ 3.093863] Control: 10c5387d Table: 1000404a DAC: 00000051
[ 3.099712] Process swapper/0 (pid: 1, stack limit = 0xef294210)
[ 3.105823] Stack: (0xef295d48 to 0xef296000)
...
[ 3.292660] Backtrace:
[ 3.295222] [<c053794c>] (__clk_put) from [<c0531028>] (clk_put+0x18/0x1c)
[ 3.302206] r6:c1071264 r5:c10710f0 r4:c107124c r3:00000001
[ 3.307977] [<c0531010>] (clk_put) from [<c0546ba0>] (imx_pgc_get_clocks+0x64/0x78)
[ 3.315747] [<c0546b3c>] (imx_pgc_get_clocks) from [<c0547124>] (imx_gpc_probe+0x204/0x31c)
[ 3.324209] r7:00000000 r6:c1070eb0 r5:00000001 r4:ef398c00
[ 3.329980] [<c0546f20>] (imx_gpc_probe) from [<c05e65f0>] (platform_drv_probe+0x5c/0xc0)
[ 3.338270] r10:c0f00608 r9:00000000 r8:00000000 r7:fffffdfb r6:c1070f20 r5:ef398c10
[ 3.346207] r4:ef398c10
[ 3.348849] [<c05e6594>] (platform_drv_probe) from [<c05e4250>] (driver_probe_device+0x214/0x2ec)
[ 3.357835] r7:c1070f20 r6:00000000 r5:c18cea74 r4:ef398c10
[ 3.363607] [<c05e403c>] (driver_probe_device) from [<c05e43ec>] (__driver_attach+0xc4/0xc8)
[ 3.372159] r9:c0f8b858 r8:c0f8b850 r7:00000000 r6:ef398c44 r5:c1070f20 r4:ef398c10
[ 3.380017] [<c05e4328>] (__driver_attach) from [<c05e21fc>] (bus_for_each_dev+0x7c/0xb0)
[ 3.388304] r6:c05e4328 r5:c1070f20 r4:00000000 r3:00000000
[ 3.394074] [<c05e2180>] (bus_for_each_dev) from [<c05e3bc4>] (driver_attach+0x28/0x30)
[ 3.402188] r6:c107f3e8 r5:eea5be00 r4:c1070f20
[ 3.406913] [<c05e3b9c>] (driver_attach) from [<c05e3740>] (bus_add_driver+0x19c/0x224)
[ 3.415034] [<c05e35a4>] (bus_add_driver) from [<c05e52fc>] (driver_register+0x88/0x108)
[ 3.423235] r7:c10e1000 r6:00000000 r5:c0f57d2c r4:c1070f20
[ 3.429004] [<c05e5274>] (driver_register) from [<c05e6534>] (__platform_driver_register+0x40/0x54)
[ 3.438160] r5:c0f57d2c r4:00000006
[ 3.441846] [<c05e64f4>] (__platform_driver_register) from [<c0f57d44>] (imx_gpc_driver_init+0x18/0x20)
[ 3.451360] [<c0f57d2c>] (imx_gpc_driver_init) from [<c010200c>] (do_one_initcall+0x4c/0x180)
[ 3.460008] [<c0101fc0>] (do_one_initcall) from [<c0f00e40>] (kernel_init_freeable+0x130/0x1f8)
[ 3.468820] r9:c0f8b858 r8:c0f8b850 r6:c0fc2414 r5:c10e1000 r4:00000006
[ 3.475637] [<c0f00d10>] (kernel_init_freeable) from [<c0ae6aec>] (kernel_init+0x18/0x124)
[ 3.484014] r10:00000000 r9:00000000 r8:00000000 r7:00000000 r6:00000000 r5:c0ae6ad4
[ 3.491951] r4:00000000
[ 3.494590] [<c0ae6ad4>] (kernel_init) from [<c01088d0>] (ret_from_fork+0x14/0x24)
[ 3.502267] r4:00000000 r3:ef294000
[ 3.505947] Code: e5943014 e5942018 e3530000 e3a01c01 (e5823000)
[ 3.512215] ---[ end trace 375f9f2a5ddeff3c ]---
[ 3.517036] Kernel panic - not syncing: Attempted to kill init! exitcode=0x0000000b
Cc: Lucas Stach <l.stach@pengutronix.de>
Fixes: 721cabf6c6 ("soc: imx: move PGC handling to a new GPC driver")
Signed-off-by: Dong Aisheng <aisheng.dong@nxp.com>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>
488 lines
11 KiB
C
488 lines
11 KiB
C
/*
|
|
* Copyright 2015-2017 Pengutronix, Lucas Stach <kernel@pengutronix.de>
|
|
* Copyright 2011-2013 Freescale Semiconductor, Inc.
|
|
*
|
|
* The code contained herein is licensed under the GNU General Public
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
* Version 2 or later at the following locations:
|
|
*
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
*/
|
|
|
|
#include <linux/clk.h>
|
|
#include <linux/delay.h>
|
|
#include <linux/io.h>
|
|
#include <linux/of_device.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/pm_domain.h>
|
|
#include <linux/regmap.h>
|
|
#include <linux/regulator/consumer.h>
|
|
|
|
#define GPC_CNTR 0x000
|
|
|
|
#define GPC_PGC_PDN_OFFS 0x0
|
|
#define GPC_PGC_PUPSCR_OFFS 0x4
|
|
#define GPC_PGC_PDNSCR_OFFS 0x8
|
|
#define GPC_PGC_SW2ISO_SHIFT 0x8
|
|
#define GPC_PGC_SW_SHIFT 0x0
|
|
|
|
#define GPC_PGC_GPU_PDN 0x260
|
|
#define GPC_PGC_GPU_PUPSCR 0x264
|
|
#define GPC_PGC_GPU_PDNSCR 0x268
|
|
|
|
#define GPU_VPU_PUP_REQ BIT(1)
|
|
#define GPU_VPU_PDN_REQ BIT(0)
|
|
|
|
#define GPC_CLK_MAX 6
|
|
|
|
struct imx_pm_domain {
|
|
struct generic_pm_domain base;
|
|
struct regmap *regmap;
|
|
struct regulator *supply;
|
|
struct clk *clk[GPC_CLK_MAX];
|
|
int num_clks;
|
|
unsigned int reg_offs;
|
|
signed char cntr_pdn_bit;
|
|
unsigned int ipg_rate_mhz;
|
|
};
|
|
|
|
static inline struct imx_pm_domain *
|
|
to_imx_pm_domain(struct generic_pm_domain *genpd)
|
|
{
|
|
return container_of(genpd, struct imx_pm_domain, base);
|
|
}
|
|
|
|
static int imx6_pm_domain_power_off(struct generic_pm_domain *genpd)
|
|
{
|
|
struct imx_pm_domain *pd = to_imx_pm_domain(genpd);
|
|
int iso, iso2sw;
|
|
u32 val;
|
|
|
|
/* Read ISO and ISO2SW power down delays */
|
|
regmap_read(pd->regmap, pd->reg_offs + GPC_PGC_PUPSCR_OFFS, &val);
|
|
iso = val & 0x3f;
|
|
iso2sw = (val >> 8) & 0x3f;
|
|
|
|
/* Gate off domain when powered down */
|
|
regmap_update_bits(pd->regmap, pd->reg_offs + GPC_PGC_PDN_OFFS,
|
|
0x1, 0x1);
|
|
|
|
/* Request GPC to power down domain */
|
|
val = BIT(pd->cntr_pdn_bit);
|
|
regmap_update_bits(pd->regmap, GPC_CNTR, val, val);
|
|
|
|
/* Wait ISO + ISO2SW IPG clock cycles */
|
|
udelay(DIV_ROUND_UP(iso + iso2sw, pd->ipg_rate_mhz));
|
|
|
|
if (pd->supply)
|
|
regulator_disable(pd->supply);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int imx6_pm_domain_power_on(struct generic_pm_domain *genpd)
|
|
{
|
|
struct imx_pm_domain *pd = to_imx_pm_domain(genpd);
|
|
int i, ret, sw, sw2iso;
|
|
u32 val;
|
|
|
|
if (pd->supply) {
|
|
ret = regulator_enable(pd->supply);
|
|
if (ret) {
|
|
pr_err("%s: failed to enable regulator: %d\n",
|
|
__func__, ret);
|
|
return ret;
|
|
}
|
|
}
|
|
|
|
/* Enable reset clocks for all devices in the domain */
|
|
for (i = 0; i < pd->num_clks; i++)
|
|
clk_prepare_enable(pd->clk[i]);
|
|
|
|
/* Gate off domain when powered down */
|
|
regmap_update_bits(pd->regmap, pd->reg_offs + GPC_PGC_PDN_OFFS,
|
|
0x1, 0x1);
|
|
|
|
/* Read ISO and ISO2SW power down delays */
|
|
regmap_read(pd->regmap, pd->reg_offs + GPC_PGC_PUPSCR_OFFS, &val);
|
|
sw = val & 0x3f;
|
|
sw2iso = (val >> 8) & 0x3f;
|
|
|
|
/* Request GPC to power up domain */
|
|
val = BIT(pd->cntr_pdn_bit + 1);
|
|
regmap_update_bits(pd->regmap, GPC_CNTR, val, val);
|
|
|
|
/* Wait ISO + ISO2SW IPG clock cycles */
|
|
udelay(DIV_ROUND_UP(sw + sw2iso, pd->ipg_rate_mhz));
|
|
|
|
/* Disable reset clocks for all devices in the domain */
|
|
for (i = 0; i < pd->num_clks; i++)
|
|
clk_disable_unprepare(pd->clk[i]);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int imx_pgc_get_clocks(struct device *dev, struct imx_pm_domain *domain)
|
|
{
|
|
int i, ret;
|
|
|
|
for (i = 0; ; i++) {
|
|
struct clk *clk = of_clk_get(dev->of_node, i);
|
|
if (IS_ERR(clk))
|
|
break;
|
|
if (i >= GPC_CLK_MAX) {
|
|
dev_err(dev, "more than %d clocks\n", GPC_CLK_MAX);
|
|
ret = -EINVAL;
|
|
goto clk_err;
|
|
}
|
|
domain->clk[i] = clk;
|
|
}
|
|
domain->num_clks = i;
|
|
|
|
return 0;
|
|
|
|
clk_err:
|
|
while (i--)
|
|
clk_put(domain->clk[i]);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static void imx_pgc_put_clocks(struct imx_pm_domain *domain)
|
|
{
|
|
int i;
|
|
|
|
for (i = domain->num_clks - 1; i >= 0; i--)
|
|
clk_put(domain->clk[i]);
|
|
}
|
|
|
|
static int imx_pgc_parse_dt(struct device *dev, struct imx_pm_domain *domain)
|
|
{
|
|
/* try to get the domain supply regulator */
|
|
domain->supply = devm_regulator_get_optional(dev, "power");
|
|
if (IS_ERR(domain->supply)) {
|
|
if (PTR_ERR(domain->supply) == -ENODEV)
|
|
domain->supply = NULL;
|
|
else
|
|
return PTR_ERR(domain->supply);
|
|
}
|
|
|
|
/* try to get all clocks needed for reset propagation */
|
|
return imx_pgc_get_clocks(dev, domain);
|
|
}
|
|
|
|
static int imx_pgc_power_domain_probe(struct platform_device *pdev)
|
|
{
|
|
struct imx_pm_domain *domain = pdev->dev.platform_data;
|
|
struct device *dev = &pdev->dev;
|
|
int ret;
|
|
|
|
/* if this PD is associated with a DT node try to parse it */
|
|
if (dev->of_node) {
|
|
ret = imx_pgc_parse_dt(dev, domain);
|
|
if (ret)
|
|
return ret;
|
|
}
|
|
|
|
/* initially power on the domain */
|
|
if (domain->base.power_on)
|
|
domain->base.power_on(&domain->base);
|
|
|
|
if (IS_ENABLED(CONFIG_PM_GENERIC_DOMAINS)) {
|
|
pm_genpd_init(&domain->base, NULL, false);
|
|
ret = of_genpd_add_provider_simple(dev->of_node, &domain->base);
|
|
if (ret)
|
|
goto genpd_err;
|
|
}
|
|
|
|
device_link_add(dev, dev->parent, DL_FLAG_AUTOREMOVE);
|
|
|
|
return 0;
|
|
|
|
genpd_err:
|
|
pm_genpd_remove(&domain->base);
|
|
imx_pgc_put_clocks(domain);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static int imx_pgc_power_domain_remove(struct platform_device *pdev)
|
|
{
|
|
struct imx_pm_domain *domain = pdev->dev.platform_data;
|
|
|
|
if (IS_ENABLED(CONFIG_PM_GENERIC_DOMAINS)) {
|
|
of_genpd_del_provider(pdev->dev.of_node);
|
|
pm_genpd_remove(&domain->base);
|
|
imx_pgc_put_clocks(domain);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct platform_device_id imx_pgc_power_domain_id[] = {
|
|
{ "imx-pgc-power-domain"},
|
|
{ },
|
|
};
|
|
|
|
static struct platform_driver imx_pgc_power_domain_driver = {
|
|
.driver = {
|
|
.name = "imx-pgc-pd",
|
|
},
|
|
.probe = imx_pgc_power_domain_probe,
|
|
.remove = imx_pgc_power_domain_remove,
|
|
.id_table = imx_pgc_power_domain_id,
|
|
};
|
|
builtin_platform_driver(imx_pgc_power_domain_driver)
|
|
|
|
static struct genpd_power_state imx6_pm_domain_pu_state = {
|
|
.power_off_latency_ns = 25000,
|
|
.power_on_latency_ns = 2000000,
|
|
};
|
|
|
|
static struct imx_pm_domain imx_gpc_domains[] = {
|
|
{
|
|
.base = {
|
|
.name = "ARM",
|
|
},
|
|
}, {
|
|
.base = {
|
|
.name = "PU",
|
|
.power_off = imx6_pm_domain_power_off,
|
|
.power_on = imx6_pm_domain_power_on,
|
|
.states = &imx6_pm_domain_pu_state,
|
|
.state_count = 1,
|
|
},
|
|
.reg_offs = 0x260,
|
|
.cntr_pdn_bit = 0,
|
|
}, {
|
|
.base = {
|
|
.name = "DISPLAY",
|
|
.power_off = imx6_pm_domain_power_off,
|
|
.power_on = imx6_pm_domain_power_on,
|
|
},
|
|
.reg_offs = 0x240,
|
|
.cntr_pdn_bit = 4,
|
|
}
|
|
};
|
|
|
|
struct imx_gpc_dt_data {
|
|
int num_domains;
|
|
};
|
|
|
|
static const struct imx_gpc_dt_data imx6q_dt_data = {
|
|
.num_domains = 2,
|
|
};
|
|
|
|
static const struct imx_gpc_dt_data imx6sl_dt_data = {
|
|
.num_domains = 3,
|
|
};
|
|
|
|
static const struct of_device_id imx_gpc_dt_ids[] = {
|
|
{ .compatible = "fsl,imx6q-gpc", .data = &imx6q_dt_data },
|
|
{ .compatible = "fsl,imx6sl-gpc", .data = &imx6sl_dt_data },
|
|
{ }
|
|
};
|
|
|
|
static bool imx_gpc_readable_reg(struct device *dev, unsigned int reg)
|
|
{
|
|
return (reg % 4 == 0) && (reg <= 0x2ac);
|
|
}
|
|
|
|
static bool imx_gpc_volatile_reg(struct device *dev, unsigned int reg)
|
|
{
|
|
if (reg == GPC_CNTR)
|
|
return true;
|
|
|
|
return false;
|
|
}
|
|
|
|
static const struct regmap_config imx_gpc_regmap_config = {
|
|
.cache_type = REGCACHE_FLAT,
|
|
.reg_bits = 32,
|
|
.val_bits = 32,
|
|
.reg_stride = 4,
|
|
|
|
.readable_reg = imx_gpc_readable_reg,
|
|
.volatile_reg = imx_gpc_volatile_reg,
|
|
|
|
.max_register = 0x2ac,
|
|
};
|
|
|
|
static struct generic_pm_domain *imx_gpc_onecell_domains[] = {
|
|
&imx_gpc_domains[0].base,
|
|
&imx_gpc_domains[1].base,
|
|
};
|
|
|
|
static struct genpd_onecell_data imx_gpc_onecell_data = {
|
|
.domains = imx_gpc_onecell_domains,
|
|
.num_domains = 2,
|
|
};
|
|
|
|
static int imx_gpc_old_dt_init(struct device *dev, struct regmap *regmap)
|
|
{
|
|
struct imx_pm_domain *domain;
|
|
int i, ret;
|
|
|
|
for (i = 0; i < 2; i++) {
|
|
domain = &imx_gpc_domains[i];
|
|
domain->regmap = regmap;
|
|
domain->ipg_rate_mhz = 66;
|
|
|
|
if (i == 1) {
|
|
domain->supply = devm_regulator_get(dev, "pu");
|
|
if (IS_ERR(domain->supply))
|
|
return PTR_ERR(domain->supply);;
|
|
|
|
ret = imx_pgc_get_clocks(dev, domain);
|
|
if (ret)
|
|
goto clk_err;
|
|
|
|
domain->base.power_on(&domain->base);
|
|
}
|
|
}
|
|
|
|
for (i = 0; i < 2; i++)
|
|
pm_genpd_init(&imx_gpc_domains[i].base, NULL, false);
|
|
|
|
if (IS_ENABLED(CONFIG_PM_GENERIC_DOMAINS)) {
|
|
ret = of_genpd_add_provider_onecell(dev->of_node,
|
|
&imx_gpc_onecell_data);
|
|
if (ret)
|
|
goto genpd_err;
|
|
}
|
|
|
|
return 0;
|
|
|
|
genpd_err:
|
|
for (i = 0; i < 2; i++)
|
|
pm_genpd_remove(&imx_gpc_domains[i].base);
|
|
imx_pgc_put_clocks(&imx_gpc_domains[1]);
|
|
clk_err:
|
|
return ret;
|
|
}
|
|
|
|
static int imx_gpc_probe(struct platform_device *pdev)
|
|
{
|
|
const struct of_device_id *of_id =
|
|
of_match_device(imx_gpc_dt_ids, &pdev->dev);
|
|
const struct imx_gpc_dt_data *of_id_data = of_id->data;
|
|
struct device_node *pgc_node;
|
|
struct regmap *regmap;
|
|
struct resource *res;
|
|
void __iomem *base;
|
|
int ret;
|
|
|
|
pgc_node = of_get_child_by_name(pdev->dev.of_node, "pgc");
|
|
|
|
/* bail out if DT too old and doesn't provide the necessary info */
|
|
if (!of_property_read_bool(pdev->dev.of_node, "#power-domain-cells") &&
|
|
!pgc_node)
|
|
return 0;
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
base = devm_ioremap_resource(&pdev->dev, res);
|
|
if (IS_ERR(base))
|
|
return PTR_ERR(base);
|
|
|
|
regmap = devm_regmap_init_mmio_clk(&pdev->dev, NULL, base,
|
|
&imx_gpc_regmap_config);
|
|
if (IS_ERR(regmap)) {
|
|
ret = PTR_ERR(regmap);
|
|
dev_err(&pdev->dev, "failed to init regmap: %d\n",
|
|
ret);
|
|
return ret;
|
|
}
|
|
|
|
if (!pgc_node) {
|
|
/* old DT layout is only supported for mx6q aka 2 domains */
|
|
if (of_id_data->num_domains != 2) {
|
|
dev_err(&pdev->dev, "could not find pgc DT node\n");
|
|
return -ENODEV;
|
|
}
|
|
|
|
ret = imx_gpc_old_dt_init(&pdev->dev, regmap);
|
|
if (ret)
|
|
return ret;
|
|
} else {
|
|
struct imx_pm_domain *domain;
|
|
struct platform_device *pd_pdev;
|
|
struct device_node *np;
|
|
struct clk *ipg_clk;
|
|
unsigned int ipg_rate_mhz;
|
|
int domain_index;
|
|
|
|
ipg_clk = devm_clk_get(&pdev->dev, "ipg");
|
|
if (IS_ERR(ipg_clk))
|
|
return PTR_ERR(ipg_clk);
|
|
ipg_rate_mhz = clk_get_rate(ipg_clk) / 1000000;
|
|
|
|
for_each_child_of_node(pgc_node, np) {
|
|
ret = of_property_read_u32(np, "reg", &domain_index);
|
|
if (ret) {
|
|
of_node_put(np);
|
|
return ret;
|
|
}
|
|
if (domain_index >= ARRAY_SIZE(imx_gpc_domains))
|
|
continue;
|
|
|
|
domain = &imx_gpc_domains[domain_index];
|
|
domain->regmap = regmap;
|
|
domain->ipg_rate_mhz = ipg_rate_mhz;
|
|
|
|
pd_pdev = platform_device_alloc("imx-pgc-power-domain",
|
|
domain_index);
|
|
if (!pd_pdev) {
|
|
of_node_put(np);
|
|
return -ENOMEM;
|
|
}
|
|
pd_pdev->dev.platform_data = domain;
|
|
pd_pdev->dev.parent = &pdev->dev;
|
|
pd_pdev->dev.of_node = np;
|
|
|
|
ret = platform_device_add(pd_pdev);
|
|
if (ret) {
|
|
platform_device_put(pd_pdev);
|
|
of_node_put(np);
|
|
return ret;
|
|
}
|
|
}
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int imx_gpc_remove(struct platform_device *pdev)
|
|
{
|
|
int ret;
|
|
|
|
/*
|
|
* If the old DT binding is used the toplevel driver needs to
|
|
* de-register the power domains
|
|
*/
|
|
if (!of_get_child_by_name(pdev->dev.of_node, "pgc")) {
|
|
of_genpd_del_provider(pdev->dev.of_node);
|
|
|
|
ret = pm_genpd_remove(&imx_gpc_domains[1].base);
|
|
if (ret)
|
|
return ret;
|
|
imx_pgc_put_clocks(&imx_gpc_domains[1]);
|
|
|
|
ret = pm_genpd_remove(&imx_gpc_domains[0].base);
|
|
if (ret)
|
|
return ret;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static struct platform_driver imx_gpc_driver = {
|
|
.driver = {
|
|
.name = "imx-gpc",
|
|
.of_match_table = imx_gpc_dt_ids,
|
|
},
|
|
.probe = imx_gpc_probe,
|
|
.remove = imx_gpc_remove,
|
|
};
|
|
builtin_platform_driver(imx_gpc_driver)
|