mirror of
				https://git.proxmox.com/git/mirror_edk2
				synced 2025-10-31 07:17:27 +00:00 
			
		
		
		
	 9344f09215
			
		
	
	
		9344f09215
		
	
	
	
	
		
			
			https://bugzilla.tianocore.org/show_bug.cgi?id=1373 Replace BSD 2-Clause License with BSD+Patent License. This change is based on the following emails: https://lists.01.org/pipermail/edk2-devel/2019-February/036260.html https://lists.01.org/pipermail/edk2-devel/2018-October/030385.html RFCs with detailed process for the license change: V3: https://lists.01.org/pipermail/edk2-devel/2019-March/038116.html V2: https://lists.01.org/pipermail/edk2-devel/2019-March/037669.html V1: https://lists.01.org/pipermail/edk2-devel/2019-March/037500.html Contributed-under: TianoCore Contribution Agreement 1.1 Signed-off-by: Michael D Kinney <michael.d.kinney@intel.com> Reviewed-by: Liming Gao <liming.gao@intel.com>
		
			
				
	
	
		
			226 lines
		
	
	
		
			7.8 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			226 lines
		
	
	
		
			7.8 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /** @file
 | |
|   Cache Maintenance Functions.
 | |
| 
 | |
|   Copyright (c) 2006 - 2008, Intel Corporation. All rights reserved.<BR>
 | |
|   SPDX-License-Identifier: BSD-2-Clause-Patent
 | |
| 
 | |
| **/
 | |
| 
 | |
| #include <Base.h>
 | |
| #include <Library/DebugLib.h>
 | |
| 
 | |
| /**
 | |
|   Invalidates the entire instruction cache in cache coherency domain of the
 | |
|   calling CPU.
 | |
| 
 | |
| **/
 | |
| VOID
 | |
| EFIAPI
 | |
| InvalidateInstructionCache (
 | |
|   VOID
 | |
|   )
 | |
| {
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Invalidates a range of instruction cache lines in the cache coherency domain
 | |
|   of the calling CPU.
 | |
| 
 | |
|   Invalidates the instruction cache lines specified by Address and Length. If
 | |
|   Address is not aligned on a cache line boundary, then entire instruction
 | |
|   cache line containing Address is invalidated. If Address + Length is not
 | |
|   aligned on a cache line boundary, then the entire instruction cache line
 | |
|   containing Address + Length -1 is invalidated. This function may choose to
 | |
|   invalidate the entire instruction cache if that is more efficient than
 | |
|   invalidating the specified range. If Length is 0, then no instruction cache
 | |
|   lines are invalidated. Address is returned.
 | |
| 
 | |
|   If Length is greater than (MAX_ADDRESS - Address + 1), then ASSERT().
 | |
| 
 | |
|   @param  Address The base address of the instruction cache lines to
 | |
|                   invalidate. If the CPU is in a physical addressing mode, then
 | |
|                   Address is a physical address. If the CPU is in a virtual
 | |
|                   addressing mode, then Address is a virtual address.
 | |
| 
 | |
|   @param  Length  The number of bytes to invalidate from the instruction cache.
 | |
| 
 | |
|   @return Address.
 | |
| 
 | |
| **/
 | |
| VOID *
 | |
| EFIAPI
 | |
| InvalidateInstructionCacheRange (
 | |
|   IN      VOID                      *Address,
 | |
|   IN      UINTN                     Length
 | |
|   )
 | |
| {
 | |
|   ASSERT (Length <= MAX_ADDRESS - (UINTN)Address + 1);
 | |
|   return Address;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes back and invalidates the entire data cache in cache coherency domain
 | |
|   of the calling CPU.
 | |
| 
 | |
|   Writes back and invalidates the entire data cache in cache coherency domain
 | |
|   of the calling CPU. This function guarantees that all dirty cache lines are
 | |
|   written back to system memory, and also invalidates all the data cache lines
 | |
|   in the cache coherency domain of the calling CPU.
 | |
| 
 | |
| **/
 | |
| VOID
 | |
| EFIAPI
 | |
| WriteBackInvalidateDataCache (
 | |
|   VOID
 | |
|   )
 | |
| {
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes back and invalidates a range of data cache lines in the cache
 | |
|   coherency domain of the calling CPU.
 | |
| 
 | |
|   Writes Back and Invalidate the data cache lines specified by Address and
 | |
|   Length. If Address is not aligned on a cache line boundary, then entire data
 | |
|   cache line containing Address is written back and invalidated. If Address +
 | |
|   Length is not aligned on a cache line boundary, then the entire data cache
 | |
|   line containing Address + Length -1 is written back and invalidated. This
 | |
|   function may choose to write back and invalidate the entire data cache if
 | |
|   that is more efficient than writing back and invalidating the specified
 | |
|   range. If Length is 0, then no data cache lines are written back and
 | |
|   invalidated. Address is returned.
 | |
| 
 | |
|   If Length is greater than (MAX_ADDRESS - Address + 1), then ASSERT().
 | |
| 
 | |
|   @param  Address The base address of the data cache lines to write back and
 | |
|                   invalidate. If the CPU is in a physical addressing mode, then
 | |
|                   Address is a physical address. If the CPU is in a virtual
 | |
|                   addressing mode, then Address is a virtual address.
 | |
|   @param  Length  The number of bytes to write back and invalidate from the
 | |
|                   data cache.
 | |
| 
 | |
|   @return Address of cache invalidation.
 | |
| 
 | |
| **/
 | |
| VOID *
 | |
| EFIAPI
 | |
| WriteBackInvalidateDataCacheRange (
 | |
|   IN      VOID                      *Address,
 | |
|   IN      UINTN                     Length
 | |
|   )
 | |
| {
 | |
|   ASSERT (Length <= MAX_ADDRESS - (UINTN)Address + 1);
 | |
|   return Address;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes back the entire data cache in cache coherency domain of the calling
 | |
|   CPU.
 | |
| 
 | |
|   Writes back the entire data cache in cache coherency domain of the calling
 | |
|   CPU. This function guarantees that all dirty cache lines are written back to
 | |
|   system memory. This function may also invalidate all the data cache lines in
 | |
|   the cache coherency domain of the calling CPU.
 | |
| 
 | |
| **/
 | |
| VOID
 | |
| EFIAPI
 | |
| WriteBackDataCache (
 | |
|   VOID
 | |
|   )
 | |
| {
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Writes back a range of data cache lines in the cache coherency domain of the
 | |
|   calling CPU.
 | |
| 
 | |
|   Writes back the data cache lines specified by Address and Length. If Address
 | |
|   is not aligned on a cache line boundary, then entire data cache line
 | |
|   containing Address is written back. If Address + Length is not aligned on a
 | |
|   cache line boundary, then the entire data cache line containing Address +
 | |
|   Length -1 is written back. This function may choose to write back the entire
 | |
|   data cache if that is more efficient than writing back the specified range.
 | |
|   If Length is 0, then no data cache lines are written back. This function may
 | |
|   also invalidate all the data cache lines in the specified range of the cache
 | |
|   coherency domain of the calling CPU. Address is returned.
 | |
| 
 | |
|   If Length is greater than (MAX_ADDRESS - Address + 1), then ASSERT().
 | |
| 
 | |
|   @param  Address The base address of the data cache lines to write back. If
 | |
|                   the CPU is in a physical addressing mode, then Address is a
 | |
|                   physical address. If the CPU is in a virtual addressing
 | |
|                   mode, then Address is a virtual address.
 | |
|   @param  Length  The number of bytes to write back from the data cache.
 | |
| 
 | |
|   @return Address of cache written in main memory.
 | |
| 
 | |
| **/
 | |
| VOID *
 | |
| EFIAPI
 | |
| WriteBackDataCacheRange (
 | |
|   IN      VOID                      *Address,
 | |
|   IN      UINTN                     Length
 | |
|   )
 | |
| {
 | |
|   ASSERT (Length <= MAX_ADDRESS - (UINTN)Address + 1);
 | |
|   return Address;
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Invalidates the entire data cache in cache coherency domain of the calling
 | |
|   CPU.
 | |
| 
 | |
|   Invalidates the entire data cache in cache coherency domain of the calling
 | |
|   CPU. This function must be used with care because dirty cache lines are not
 | |
|   written back to system memory. It is typically used for cache diagnostics. If
 | |
|   the CPU does not support invalidation of the entire data cache, then a write
 | |
|   back and invalidate operation should be performed on the entire data cache.
 | |
| 
 | |
| **/
 | |
| VOID
 | |
| EFIAPI
 | |
| InvalidateDataCache (
 | |
|   VOID
 | |
|   )
 | |
| {
 | |
| }
 | |
| 
 | |
| /**
 | |
|   Invalidates a range of data cache lines in the cache coherency domain of the
 | |
|   calling CPU.
 | |
| 
 | |
|   Invalidates the data cache lines specified by Address and Length. If Address
 | |
|   is not aligned on a cache line boundary, then entire data cache line
 | |
|   containing Address is invalidated. If Address + Length is not aligned on a
 | |
|   cache line boundary, then the entire data cache line containing Address +
 | |
|   Length -1 is invalidated. This function must never invalidate any cache lines
 | |
|   outside the specified range. If Length is 0, then no data cache lines are
 | |
|   invalidated. Address is returned. This function must be used with care
 | |
|   because dirty cache lines are not written back to system memory. It is
 | |
|   typically used for cache diagnostics. If the CPU does not support
 | |
|   invalidation of a data cache range, then a write back and invalidate
 | |
|   operation should be performed on the data cache range.
 | |
| 
 | |
|   If Length is greater than (MAX_ADDRESS - Address + 1), then ASSERT().
 | |
| 
 | |
|   @param  Address The base address of the data cache lines to invalidate. If
 | |
|                   the CPU is in a physical addressing mode, then Address is a
 | |
|                   physical address. If the CPU is in a virtual addressing mode,
 | |
|                   then Address is a virtual address.
 | |
|   @param  Length  The number of bytes to invalidate from the data cache.
 | |
| 
 | |
|   @return Address.
 | |
| 
 | |
| **/
 | |
| VOID *
 | |
| EFIAPI
 | |
| InvalidateDataCacheRange (
 | |
|   IN      VOID                      *Address,
 | |
|   IN      UINTN                     Length
 | |
|   )
 | |
| {
 | |
|   ASSERT (Length <= MAX_ADDRESS - (UINTN)Address + 1);
 | |
|   return Address;
 | |
| }
 |