mirror of
				https://github.com/qemu/qemu.git
				synced 2025-10-31 04:06:46 +00:00 
			
		
		
		
	 da34e65cb4
			
		
	
	
		da34e65cb4
		
	
	
	
	
		
			
			Commit 57cb38b included qapi/error.h into qemu/osdep.h to get the
Error typedef.  Since then, we've moved to include qemu/osdep.h
everywhere.  Its file comment explains: "To avoid getting into
possible circular include dependencies, this file should not include
any other QEMU headers, with the exceptions of config-host.h,
compiler.h, os-posix.h and os-win32.h, all of which are doing a
similar job to this file and are under similar constraints."
qapi/error.h doesn't do a similar job, and it doesn't adhere to
similar constraints: it includes qapi-types.h.  That's in excess of
100KiB of crap most .c files don't actually need.
Add the typedef to qemu/typedefs.h, and include that instead of
qapi/error.h.  Include qapi/error.h in .c files that need it and don't
get it now.  Include qapi-types.h in qom/object.h for uint16List.
Update scripts/clean-includes accordingly.  Update it further to match
reality: replace config.h by config-target.h, add sysemu/os-posix.h,
sysemu/os-win32.h.  Update the list of includes in the qemu/osdep.h
comment quoted above similarly.
This reduces the number of objects depending on qapi/error.h from "all
of them" to less than a third.  Unfortunately, the number depending on
qapi-types.h shrinks only a little.  More work is needed for that one.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
[Fix compilation without the spice devel packages. - Paolo]
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
		
	
			
		
			
				
	
	
		
			175 lines
		
	
	
		
			6.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			175 lines
		
	
	
		
			6.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * ARM11MPCore internal peripheral emulation.
 | |
|  *
 | |
|  * Copyright (c) 2006-2007 CodeSourcery.
 | |
|  * Written by Paul Brook
 | |
|  *
 | |
|  * This code is licensed under the GPL.
 | |
|  */
 | |
| 
 | |
| #include "qemu/osdep.h"
 | |
| #include "qapi/error.h"
 | |
| #include "hw/cpu/arm11mpcore.h"
 | |
| #include "hw/intc/realview_gic.h"
 | |
| 
 | |
| 
 | |
| static void mpcore_priv_set_irq(void *opaque, int irq, int level)
 | |
| {
 | |
|     ARM11MPCorePriveState *s = (ARM11MPCorePriveState *)opaque;
 | |
| 
 | |
|     qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
 | |
| }
 | |
| 
 | |
| static void mpcore_priv_map_setup(ARM11MPCorePriveState *s)
 | |
| {
 | |
|     int i;
 | |
|     SysBusDevice *scubusdev = SYS_BUS_DEVICE(&s->scu);
 | |
|     DeviceState *gicdev = DEVICE(&s->gic);
 | |
|     SysBusDevice *gicbusdev = SYS_BUS_DEVICE(&s->gic);
 | |
|     SysBusDevice *timerbusdev = SYS_BUS_DEVICE(&s->mptimer);
 | |
|     SysBusDevice *wdtbusdev = SYS_BUS_DEVICE(&s->wdtimer);
 | |
| 
 | |
|     memory_region_add_subregion(&s->container, 0,
 | |
|                                 sysbus_mmio_get_region(scubusdev, 0));
 | |
|     /* GIC CPU interfaces: "current CPU" at 0x100, then specific CPUs
 | |
|      * at 0x200, 0x300...
 | |
|      */
 | |
|     for (i = 0; i < (s->num_cpu + 1); i++) {
 | |
|         hwaddr offset = 0x100 + (i * 0x100);
 | |
|         memory_region_add_subregion(&s->container, offset,
 | |
|                                     sysbus_mmio_get_region(gicbusdev, i + 1));
 | |
|     }
 | |
|     /* Add the regions for timer and watchdog for "current CPU" and
 | |
|      * for each specific CPU.
 | |
|      */
 | |
|     for (i = 0; i < (s->num_cpu + 1); i++) {
 | |
|         /* Timers at 0x600, 0x700, ...; watchdogs at 0x620, 0x720, ... */
 | |
|         hwaddr offset = 0x600 + i * 0x100;
 | |
|         memory_region_add_subregion(&s->container, offset,
 | |
|                                     sysbus_mmio_get_region(timerbusdev, i));
 | |
|         memory_region_add_subregion(&s->container, offset + 0x20,
 | |
|                                     sysbus_mmio_get_region(wdtbusdev, i));
 | |
|     }
 | |
|     memory_region_add_subregion(&s->container, 0x1000,
 | |
|                                 sysbus_mmio_get_region(gicbusdev, 0));
 | |
|     /* Wire up the interrupt from each watchdog and timer.
 | |
|      * For each core the timer is PPI 29 and the watchdog PPI 30.
 | |
|      */
 | |
|     for (i = 0; i < s->num_cpu; i++) {
 | |
|         int ppibase = (s->num_irq - 32) + i * 32;
 | |
|         sysbus_connect_irq(timerbusdev, i,
 | |
|                            qdev_get_gpio_in(gicdev, ppibase + 29));
 | |
|         sysbus_connect_irq(wdtbusdev, i,
 | |
|                            qdev_get_gpio_in(gicdev, ppibase + 30));
 | |
|     }
 | |
| }
 | |
| 
 | |
| static void mpcore_priv_realize(DeviceState *dev, Error **errp)
 | |
| {
 | |
|     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
 | |
|     ARM11MPCorePriveState *s = ARM11MPCORE_PRIV(dev);
 | |
|     DeviceState *scudev = DEVICE(&s->scu);
 | |
|     DeviceState *gicdev = DEVICE(&s->gic);
 | |
|     DeviceState *mptimerdev = DEVICE(&s->mptimer);
 | |
|     DeviceState *wdtimerdev = DEVICE(&s->wdtimer);
 | |
|     Error *err = NULL;
 | |
| 
 | |
|     qdev_prop_set_uint32(scudev, "num-cpu", s->num_cpu);
 | |
|     object_property_set_bool(OBJECT(&s->scu), true, "realized", &err);
 | |
|     if (err != NULL) {
 | |
|         error_propagate(errp, err);
 | |
|         return;
 | |
|     }
 | |
| 
 | |
|     qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
 | |
|     qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
 | |
|     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
 | |
|     if (err != NULL) {
 | |
|         error_propagate(errp, err);
 | |
|         return;
 | |
|     }
 | |
| 
 | |
|     /* Pass through outbound IRQ lines from the GIC */
 | |
|     sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->gic));
 | |
| 
 | |
|     /* Pass through inbound GPIO lines to the GIC */
 | |
|     qdev_init_gpio_in(dev, mpcore_priv_set_irq, s->num_irq - 32);
 | |
| 
 | |
|     qdev_prop_set_uint32(mptimerdev, "num-cpu", s->num_cpu);
 | |
|     object_property_set_bool(OBJECT(&s->mptimer), true, "realized", &err);
 | |
|     if (err != NULL) {
 | |
|         error_propagate(errp, err);
 | |
|         return;
 | |
|     }
 | |
| 
 | |
|     qdev_prop_set_uint32(wdtimerdev, "num-cpu", s->num_cpu);
 | |
|     object_property_set_bool(OBJECT(&s->wdtimer), true, "realized", &err);
 | |
|     if (err != NULL) {
 | |
|         error_propagate(errp, err);
 | |
|         return;
 | |
|     }
 | |
| 
 | |
|     mpcore_priv_map_setup(s);
 | |
| }
 | |
| 
 | |
| static void mpcore_priv_initfn(Object *obj)
 | |
| {
 | |
|     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
 | |
|     ARM11MPCorePriveState *s = ARM11MPCORE_PRIV(obj);
 | |
| 
 | |
|     memory_region_init(&s->container, OBJECT(s),
 | |
|                        "mpcore-priv-container", 0x2000);
 | |
|     sysbus_init_mmio(sbd, &s->container);
 | |
| 
 | |
|     object_initialize(&s->scu, sizeof(s->scu), TYPE_ARM11_SCU);
 | |
|     qdev_set_parent_bus(DEVICE(&s->scu), sysbus_get_default());
 | |
| 
 | |
|     object_initialize(&s->gic, sizeof(s->gic), TYPE_ARM_GIC);
 | |
|     qdev_set_parent_bus(DEVICE(&s->gic), sysbus_get_default());
 | |
|     /* Request the legacy 11MPCore GIC behaviour: */
 | |
|     qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 0);
 | |
| 
 | |
|     object_initialize(&s->mptimer, sizeof(s->mptimer), TYPE_ARM_MPTIMER);
 | |
|     qdev_set_parent_bus(DEVICE(&s->mptimer), sysbus_get_default());
 | |
| 
 | |
|     object_initialize(&s->wdtimer, sizeof(s->wdtimer), TYPE_ARM_MPTIMER);
 | |
|     qdev_set_parent_bus(DEVICE(&s->wdtimer), sysbus_get_default());
 | |
| }
 | |
| 
 | |
| static Property mpcore_priv_properties[] = {
 | |
|     DEFINE_PROP_UINT32("num-cpu", ARM11MPCorePriveState, num_cpu, 1),
 | |
|     /* The ARM11 MPCORE TRM says the on-chip controller may have
 | |
|      * anything from 0 to 224 external interrupt IRQ lines (with another
 | |
|      * 32 internal). We default to 32+32, which is the number provided by
 | |
|      * the ARM11 MPCore test chip in the Realview Versatile Express
 | |
|      * coretile. Other boards may differ and should set this property
 | |
|      * appropriately. Some Linux kernels may not boot if the hardware
 | |
|      * has more IRQ lines than the kernel expects.
 | |
|      */
 | |
|     DEFINE_PROP_UINT32("num-irq", ARM11MPCorePriveState, num_irq, 64),
 | |
|     DEFINE_PROP_END_OF_LIST(),
 | |
| };
 | |
| 
 | |
| static void mpcore_priv_class_init(ObjectClass *klass, void *data)
 | |
| {
 | |
|     DeviceClass *dc = DEVICE_CLASS(klass);
 | |
| 
 | |
|     dc->realize = mpcore_priv_realize;
 | |
|     dc->props = mpcore_priv_properties;
 | |
| }
 | |
| 
 | |
| static const TypeInfo mpcore_priv_info = {
 | |
|     .name          = TYPE_ARM11MPCORE_PRIV,
 | |
|     .parent        = TYPE_SYS_BUS_DEVICE,
 | |
|     .instance_size = sizeof(ARM11MPCorePriveState),
 | |
|     .instance_init = mpcore_priv_initfn,
 | |
|     .class_init    = mpcore_priv_class_init,
 | |
| };
 | |
| 
 | |
| static void arm11mpcore_register_types(void)
 | |
| {
 | |
|     type_register_static(&mpcore_priv_info);
 | |
| }
 | |
| 
 | |
| type_init(arm11mpcore_register_types)
 |