mirror of
				https://github.com/qemu/qemu.git
				synced 2025-10-30 19:15:42 +00:00 
			
		
		
		
	 c5ffe6c8dd
			
		
	
	
		c5ffe6c8dd
		
	
	
	
	
		
			
			The sysctl PDCM_PD_*_SENSE registers control various power domains in the system and allow the guest to configure which conditions keep a power domain awake and what power state to use when the domain is in a low power state. QEMU doesn't model power domains, so for us these registers are dummy reads-as-written implementations. The SSE-300 has a different power domain setup, so the set of registers is slightly different: Offset SSE-200 SSE-300 --------------------------------------------------- 0x200 PDCM_PD_SYS_SENSE PDCM_PD_SYS_SENSE 0x204 reserved PDCM_PD_CPU0_SENSE 0x208 reserved reserved 0x20c PDCM_PD_SRAM0_SENSE reserved 0x210 PDCM_PD_SRAM1_SENSE reserved 0x214 PDCM_PD_SRAM2_SENSE PDCM_PD_VMR0_SENSE 0x218 PDCM_PD_SRAM3_SENSE PDCM_PD_VMR1_SENSE Offsets 0x200 and 0x208 are the same for both, so handled in a previous commit; here we deal with 0x204, 0x20c, 0x210, 0x214, 0x218. (We can safely add new lines to the SSE300 vmstate because no board uses this device in an SSE300 yet.) Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Tested-by: Philippe Mathieu-Daudé <f4bug@amsat.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20210219144617.4782-18-peter.maydell@linaro.org
		
			
				
	
	
		
			74 lines
		
	
	
		
			1.9 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			74 lines
		
	
	
		
			1.9 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * ARM IoTKit system control element
 | |
|  *
 | |
|  * Copyright (c) 2018 Linaro Limited
 | |
|  * Written by Peter Maydell
 | |
|  *
 | |
|  *  This program is free software; you can redistribute it and/or modify
 | |
|  *  it under the terms of the GNU General Public License version 2 or
 | |
|  *  (at your option) any later version.
 | |
|  */
 | |
| 
 | |
| /*
 | |
|  * This is a model of the "system control element" which is part of the
 | |
|  * Arm IoTKit and documented in
 | |
|  * https://developer.arm.com/documentation/ecm0601256/latest
 | |
|  * Specifically, it implements the "system information block" and
 | |
|  * "system control register" blocks.
 | |
|  *
 | |
|  * QEMU interface:
 | |
|  *  + QOM property "sse-version": indicates which SSE version this is part of
 | |
|  *    (used to identify whether to provide SSE-200-only registers, etc)
 | |
|  *  + sysbus MMIO region 0: the system information register bank
 | |
|  *  + sysbus MMIO region 1: the system control register bank
 | |
|  */
 | |
| 
 | |
| #ifndef HW_MISC_IOTKIT_SYSCTL_H
 | |
| #define HW_MISC_IOTKIT_SYSCTL_H
 | |
| 
 | |
| #include "hw/sysbus.h"
 | |
| #include "qom/object.h"
 | |
| 
 | |
| #define TYPE_IOTKIT_SYSCTL "iotkit-sysctl"
 | |
| OBJECT_DECLARE_SIMPLE_TYPE(IoTKitSysCtl, IOTKIT_SYSCTL)
 | |
| 
 | |
| struct IoTKitSysCtl {
 | |
|     /*< private >*/
 | |
|     SysBusDevice parent_obj;
 | |
| 
 | |
|     /*< public >*/
 | |
|     MemoryRegion iomem;
 | |
| 
 | |
|     uint32_t secure_debug;
 | |
|     uint32_t reset_syndrome;
 | |
|     uint32_t reset_mask;
 | |
|     uint32_t gretreg;
 | |
|     uint32_t initsvtor0;
 | |
|     uint32_t cpuwait;
 | |
|     uint32_t wicctrl;
 | |
|     uint32_t scsecctrl;
 | |
|     uint32_t fclk_div;
 | |
|     uint32_t sysclk_div;
 | |
|     uint32_t clock_force;
 | |
|     uint32_t initsvtor1;
 | |
|     uint32_t nmi_enable;
 | |
|     uint32_t ewctrl;
 | |
|     uint32_t pwrctrl;
 | |
|     uint32_t pdcm_pd_sys_sense;
 | |
|     uint32_t pdcm_pd_sram0_sense;
 | |
|     uint32_t pdcm_pd_sram1_sense;
 | |
|     uint32_t pdcm_pd_sram2_sense;
 | |
|     uint32_t pdcm_pd_sram3_sense;
 | |
|     uint32_t pdcm_pd_cpu0_sense;
 | |
|     uint32_t pdcm_pd_vmr0_sense;
 | |
|     uint32_t pdcm_pd_vmr1_sense;
 | |
| 
 | |
|     /* Properties */
 | |
|     uint32_t sse_version;
 | |
|     uint32_t cpuwait_rst;
 | |
|     uint32_t initsvtor0_rst;
 | |
|     uint32_t initsvtor1_rst;
 | |
| };
 | |
| 
 | |
| #endif
 |