mirror of
				https://github.com/qemu/qemu.git
				synced 2025-10-31 20:44:16 +00:00 
			
		
		
		
	 30c717cb50
			
		
	
	
		30c717cb50
		
	
	
	
	
		
			
			Some of the enum constant names conflict with the QOM type check macros (IBEX_PLIC, IBEX_UART). This needs to be addressed to allow us to transform the QOM type check macros into functions generated by OBJECT_DECLARE_TYPE(). Rename all the constants to IBEX_DEV_*, to avoid conflicts. Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Daniel P. Berrangé <berrange@redhat.com> Signed-off-by: Eduardo Habkost <ehabkost@redhat.com> Tested-By: Roman Bolshakov <r.bolshakov@yadro.com> Message-Id: <20200825192110.3528606-8-ehabkost@redhat.com> Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
		
			
				
	
	
		
			85 lines
		
	
	
		
			2.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			85 lines
		
	
	
		
			2.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * QEMU RISC-V Board Compatible with OpenTitan FPGA platform
 | |
|  *
 | |
|  * Copyright (c) 2020 Western Digital
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or modify it
 | |
|  * under the terms and conditions of the GNU General Public License,
 | |
|  * version 2 or later, as published by the Free Software Foundation.
 | |
|  *
 | |
|  * This program is distributed in the hope it will be useful, but WITHOUT
 | |
|  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 | |
|  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 | |
|  * more details.
 | |
|  *
 | |
|  * You should have received a copy of the GNU General Public License along with
 | |
|  * this program.  If not, see <http://www.gnu.org/licenses/>.
 | |
|  */
 | |
| 
 | |
| #ifndef HW_OPENTITAN_H
 | |
| #define HW_OPENTITAN_H
 | |
| 
 | |
| #include "hw/riscv/riscv_hart.h"
 | |
| #include "hw/intc/ibex_plic.h"
 | |
| #include "hw/char/ibex_uart.h"
 | |
| 
 | |
| #define TYPE_RISCV_IBEX_SOC "riscv.lowrisc.ibex.soc"
 | |
| #define RISCV_IBEX_SOC(obj) \
 | |
|     OBJECT_CHECK(LowRISCIbexSoCState, (obj), TYPE_RISCV_IBEX_SOC)
 | |
| 
 | |
| typedef struct LowRISCIbexSoCState {
 | |
|     /*< private >*/
 | |
|     SysBusDevice parent_obj;
 | |
| 
 | |
|     /*< public >*/
 | |
|     RISCVHartArrayState cpus;
 | |
|     IbexPlicState plic;
 | |
|     IbexUartState uart;
 | |
| 
 | |
|     MemoryRegion flash_mem;
 | |
|     MemoryRegion rom;
 | |
| } LowRISCIbexSoCState;
 | |
| 
 | |
| typedef struct OpenTitanState {
 | |
|     /*< private >*/
 | |
|     SysBusDevice parent_obj;
 | |
| 
 | |
|     /*< public >*/
 | |
|     LowRISCIbexSoCState soc;
 | |
| } OpenTitanState;
 | |
| 
 | |
| enum {
 | |
|     IBEX_DEV_ROM,
 | |
|     IBEX_DEV_RAM,
 | |
|     IBEX_DEV_FLASH,
 | |
|     IBEX_DEV_UART,
 | |
|     IBEX_DEV_GPIO,
 | |
|     IBEX_DEV_SPI,
 | |
|     IBEX_DEV_FLASH_CTRL,
 | |
|     IBEX_DEV_RV_TIMER,
 | |
|     IBEX_DEV_AES,
 | |
|     IBEX_DEV_HMAC,
 | |
|     IBEX_DEV_PLIC,
 | |
|     IBEX_DEV_PWRMGR,
 | |
|     IBEX_DEV_RSTMGR,
 | |
|     IBEX_DEV_CLKMGR,
 | |
|     IBEX_DEV_PINMUX,
 | |
|     IBEX_DEV_ALERT_HANDLER,
 | |
|     IBEX_DEV_NMI_GEN,
 | |
|     IBEX_DEV_USBDEV,
 | |
|     IBEX_DEV_PADCTRL,
 | |
| };
 | |
| 
 | |
| enum {
 | |
|     IBEX_UART_RX_PARITY_ERR_IRQ = 0x28,
 | |
|     IBEX_UART_RX_TIMEOUT_IRQ = 0x27,
 | |
|     IBEX_UART_RX_BREAK_ERR_IRQ = 0x26,
 | |
|     IBEX_UART_RX_FRAME_ERR_IRQ = 0x25,
 | |
|     IBEX_UART_RX_OVERFLOW_IRQ = 0x24,
 | |
|     IBEX_UART_TX_EMPTY_IRQ = 0x23,
 | |
|     IBEX_UART_RX_WATERMARK_IRQ = 0x22,
 | |
|     IBEX_UART_TX_WATERMARK_IRQ = 0x21,
 | |
| };
 | |
| 
 | |
| #endif
 |