mirror of
				https://github.com/qemu/qemu.git
				synced 2025-10-31 12:07:31 +00:00 
			
		
		
		
	i386: Add new MSR indices for IA32_PRED_CMD and IA32_ARCH_CAPABILITIES
IA32_PRED_CMD MSR gives software a way to issue commands that affect the state of indirect branch predictors. Enumerated by CPUID.(EAX=7H,ECX=0):EDX[26]. IA32_ARCH_CAPABILITIES MSR enumerates architectural features of RDCL_NO and IBRS_ALL. Enumerated by CPUID.(EAX=07H, ECX=0):EDX[29]. https://software.intel.com/sites/default/files/managed/c5/63/336996-Speculative-Execution-Side-Channel-Mitigations.pdf Signed-off-by: Robert Hoo <robert.hu@linux.intel.com> Message-Id: <1530781798-183214-2-git-send-email-robert.hu@linux.intel.com> Signed-off-by: Eduardo Habkost <ehabkost@redhat.com>
This commit is contained in:
		
							parent
							
								
									2544e9e4aa
								
							
						
					
					
						commit
						8c80c99fcc
					
				| @ -354,6 +354,8 @@ typedef enum X86Seg { | ||||
| #define MSR_TSC_ADJUST                  0x0000003b | ||||
| #define MSR_IA32_SPEC_CTRL              0x48 | ||||
| #define MSR_VIRT_SSBD                   0xc001011f | ||||
| #define MSR_IA32_PRED_CMD               0x49 | ||||
| #define MSR_IA32_ARCH_CAPABILITIES      0x10a | ||||
| #define MSR_IA32_TSCDEADLINE            0x6e0 | ||||
| 
 | ||||
| #define FEATURE_CONTROL_LOCKED                    (1<<0) | ||||
|  | ||||
		Loading…
	
		Reference in New Issue
	
	Block a user
	 Robert Hoo
						Robert Hoo