mirror of
https://github.com/qemu/qemu.git
synced 2025-08-09 19:15:32 +00:00
riscv/sifive_u: Manually define the machine
Instead of using the DEFINE_MACHINE() macro to define the machine let's do it manually. This allows us to specify machine properties. This patch is no functional change. Signed-off-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Bin Meng <bmeng.cn@gmail.com> Tested-by: Bin Meng <bmeng.cn@gmail.com> Signed-off-by: Palmer Dabbelt <palmer@sifive.com>
This commit is contained in:
parent
1b3a230870
commit
687caef13d
@ -311,8 +311,7 @@ static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap,
|
|||||||
static void riscv_sifive_u_init(MachineState *machine)
|
static void riscv_sifive_u_init(MachineState *machine)
|
||||||
{
|
{
|
||||||
const struct MemmapEntry *memmap = sifive_u_memmap;
|
const struct MemmapEntry *memmap = sifive_u_memmap;
|
||||||
|
SiFiveUState *s = RISCV_U_MACHINE(machine);
|
||||||
SiFiveUState *s = g_new0(SiFiveUState, 1);
|
|
||||||
MemoryRegion *system_memory = get_system_memory();
|
MemoryRegion *system_memory = get_system_memory();
|
||||||
MemoryRegion *main_mem = g_new(MemoryRegion, 1);
|
MemoryRegion *main_mem = g_new(MemoryRegion, 1);
|
||||||
MemoryRegion *flash0 = g_new(MemoryRegion, 1);
|
MemoryRegion *flash0 = g_new(MemoryRegion, 1);
|
||||||
@ -434,6 +433,10 @@ static void riscv_sifive_u_soc_init(Object *obj)
|
|||||||
TYPE_CADENCE_GEM);
|
TYPE_CADENCE_GEM);
|
||||||
}
|
}
|
||||||
|
|
||||||
|
static void riscv_sifive_u_machine_instance_init(Object *obj)
|
||||||
|
{
|
||||||
|
}
|
||||||
|
|
||||||
static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp)
|
static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp)
|
||||||
{
|
{
|
||||||
MachineState *ms = MACHINE(qdev_get_machine());
|
MachineState *ms = MACHINE(qdev_get_machine());
|
||||||
@ -547,17 +550,6 @@ static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp)
|
|||||||
memmap[SIFIVE_U_GEM_MGMT].base, memmap[SIFIVE_U_GEM_MGMT].size);
|
memmap[SIFIVE_U_GEM_MGMT].base, memmap[SIFIVE_U_GEM_MGMT].size);
|
||||||
}
|
}
|
||||||
|
|
||||||
static void riscv_sifive_u_machine_init(MachineClass *mc)
|
|
||||||
{
|
|
||||||
mc->desc = "RISC-V Board compatible with SiFive U SDK";
|
|
||||||
mc->init = riscv_sifive_u_init;
|
|
||||||
mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT;
|
|
||||||
mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1;
|
|
||||||
mc->default_cpus = mc->min_cpus;
|
|
||||||
}
|
|
||||||
|
|
||||||
DEFINE_MACHINE("sifive_u", riscv_sifive_u_machine_init)
|
|
||||||
|
|
||||||
static void riscv_sifive_u_soc_class_init(ObjectClass *oc, void *data)
|
static void riscv_sifive_u_soc_class_init(ObjectClass *oc, void *data)
|
||||||
{
|
{
|
||||||
DeviceClass *dc = DEVICE_CLASS(oc);
|
DeviceClass *dc = DEVICE_CLASS(oc);
|
||||||
@ -581,3 +573,29 @@ static void riscv_sifive_u_soc_register_types(void)
|
|||||||
}
|
}
|
||||||
|
|
||||||
type_init(riscv_sifive_u_soc_register_types)
|
type_init(riscv_sifive_u_soc_register_types)
|
||||||
|
|
||||||
|
static void riscv_sifive_u_machine_class_init(ObjectClass *oc, void *data)
|
||||||
|
{
|
||||||
|
MachineClass *mc = MACHINE_CLASS(oc);
|
||||||
|
|
||||||
|
mc->desc = "RISC-V Board compatible with SiFive U SDK";
|
||||||
|
mc->init = riscv_sifive_u_init;
|
||||||
|
mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT;
|
||||||
|
mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1;
|
||||||
|
mc->default_cpus = mc->min_cpus;
|
||||||
|
}
|
||||||
|
|
||||||
|
static const TypeInfo riscv_sifive_u_machine_typeinfo = {
|
||||||
|
.name = MACHINE_TYPE_NAME("sifive_u"),
|
||||||
|
.parent = TYPE_MACHINE,
|
||||||
|
.class_init = riscv_sifive_u_machine_class_init,
|
||||||
|
.instance_init = riscv_sifive_u_machine_instance_init,
|
||||||
|
.instance_size = sizeof(SiFiveUState),
|
||||||
|
};
|
||||||
|
|
||||||
|
static void riscv_sifive_u_machine_init_register_types(void)
|
||||||
|
{
|
||||||
|
type_register_static(&riscv_sifive_u_machine_typeinfo);
|
||||||
|
}
|
||||||
|
|
||||||
|
type_init(riscv_sifive_u_machine_init_register_types)
|
||||||
|
@ -44,12 +44,17 @@ typedef struct SiFiveUSoCState {
|
|||||||
CadenceGEMState gem;
|
CadenceGEMState gem;
|
||||||
} SiFiveUSoCState;
|
} SiFiveUSoCState;
|
||||||
|
|
||||||
|
#define TYPE_RISCV_U_MACHINE MACHINE_TYPE_NAME("sifive_u")
|
||||||
|
#define RISCV_U_MACHINE(obj) \
|
||||||
|
OBJECT_CHECK(SiFiveUState, (obj), TYPE_RISCV_U_MACHINE)
|
||||||
|
|
||||||
typedef struct SiFiveUState {
|
typedef struct SiFiveUState {
|
||||||
/*< private >*/
|
/*< private >*/
|
||||||
SysBusDevice parent_obj;
|
MachineState parent_obj;
|
||||||
|
|
||||||
/*< public >*/
|
/*< public >*/
|
||||||
SiFiveUSoCState soc;
|
SiFiveUSoCState soc;
|
||||||
|
|
||||||
void *fdt;
|
void *fdt;
|
||||||
int fdt_size;
|
int fdt_size;
|
||||||
} SiFiveUState;
|
} SiFiveUState;
|
||||||
|
Loading…
Reference in New Issue
Block a user