mirror of
https://github.com/qemu/qemu.git
synced 2025-08-15 05:06:56 +00:00
target/arm: Pass in current_el to fp and sve_exception_el
We are going to want to determine whether sve is enabled for EL other than current. Tested-by: Laurent Desnogues <laurent.desnogues@gmail.com> Reviewed-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20181005175350.30752-4-richard.henderson@linaro.org Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
This commit is contained in:
parent
60eed0869d
commit
2de7ace292
@ -4406,12 +4406,10 @@ static const ARMCPRegInfo debug_lpae_cp_reginfo[] = {
|
|||||||
* take care of raising that exception.
|
* take care of raising that exception.
|
||||||
* C.f. the ARM pseudocode function CheckSVEEnabled.
|
* C.f. the ARM pseudocode function CheckSVEEnabled.
|
||||||
*/
|
*/
|
||||||
static int sve_exception_el(CPUARMState *env)
|
static int sve_exception_el(CPUARMState *env, int el)
|
||||||
{
|
{
|
||||||
#ifndef CONFIG_USER_ONLY
|
#ifndef CONFIG_USER_ONLY
|
||||||
unsigned current_el = arm_current_el(env);
|
if (el <= 1) {
|
||||||
|
|
||||||
if (current_el <= 1) {
|
|
||||||
bool disabled = false;
|
bool disabled = false;
|
||||||
|
|
||||||
/* The CPACR.ZEN controls traps to EL1:
|
/* The CPACR.ZEN controls traps to EL1:
|
||||||
@ -4422,7 +4420,7 @@ static int sve_exception_el(CPUARMState *env)
|
|||||||
if (!extract32(env->cp15.cpacr_el1, 16, 1)) {
|
if (!extract32(env->cp15.cpacr_el1, 16, 1)) {
|
||||||
disabled = true;
|
disabled = true;
|
||||||
} else if (!extract32(env->cp15.cpacr_el1, 17, 1)) {
|
} else if (!extract32(env->cp15.cpacr_el1, 17, 1)) {
|
||||||
disabled = current_el == 0;
|
disabled = el == 0;
|
||||||
}
|
}
|
||||||
if (disabled) {
|
if (disabled) {
|
||||||
/* route_to_el2 */
|
/* route_to_el2 */
|
||||||
@ -4435,7 +4433,7 @@ static int sve_exception_el(CPUARMState *env)
|
|||||||
if (!extract32(env->cp15.cpacr_el1, 20, 1)) {
|
if (!extract32(env->cp15.cpacr_el1, 20, 1)) {
|
||||||
disabled = true;
|
disabled = true;
|
||||||
} else if (!extract32(env->cp15.cpacr_el1, 21, 1)) {
|
} else if (!extract32(env->cp15.cpacr_el1, 21, 1)) {
|
||||||
disabled = current_el == 0;
|
disabled = el == 0;
|
||||||
}
|
}
|
||||||
if (disabled) {
|
if (disabled) {
|
||||||
return 0;
|
return 0;
|
||||||
@ -4445,7 +4443,7 @@ static int sve_exception_el(CPUARMState *env)
|
|||||||
/* CPTR_EL2. Since TZ and TFP are positive,
|
/* CPTR_EL2. Since TZ and TFP are positive,
|
||||||
* they will be zero when EL2 is not present.
|
* they will be zero when EL2 is not present.
|
||||||
*/
|
*/
|
||||||
if (current_el <= 2 && !arm_is_secure_below_el3(env)) {
|
if (el <= 2 && !arm_is_secure_below_el3(env)) {
|
||||||
if (env->cp15.cptr_el[2] & CPTR_TZ) {
|
if (env->cp15.cptr_el[2] & CPTR_TZ) {
|
||||||
return 2;
|
return 2;
|
||||||
}
|
}
|
||||||
@ -12512,11 +12510,10 @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes)
|
|||||||
/* Return the exception level to which FP-disabled exceptions should
|
/* Return the exception level to which FP-disabled exceptions should
|
||||||
* be taken, or 0 if FP is enabled.
|
* be taken, or 0 if FP is enabled.
|
||||||
*/
|
*/
|
||||||
static inline int fp_exception_el(CPUARMState *env)
|
static int fp_exception_el(CPUARMState *env, int cur_el)
|
||||||
{
|
{
|
||||||
#ifndef CONFIG_USER_ONLY
|
#ifndef CONFIG_USER_ONLY
|
||||||
int fpen;
|
int fpen;
|
||||||
int cur_el = arm_current_el(env);
|
|
||||||
|
|
||||||
/* CPACR and the CPTR registers don't exist before v6, so FP is
|
/* CPACR and the CPTR registers don't exist before v6, so FP is
|
||||||
* always accessible
|
* always accessible
|
||||||
@ -12579,7 +12576,8 @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
|
|||||||
target_ulong *cs_base, uint32_t *pflags)
|
target_ulong *cs_base, uint32_t *pflags)
|
||||||
{
|
{
|
||||||
ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
|
ARMMMUIdx mmu_idx = core_to_arm_mmu_idx(env, cpu_mmu_index(env, false));
|
||||||
int fp_el = fp_exception_el(env);
|
int current_el = arm_current_el(env);
|
||||||
|
int fp_el = fp_exception_el(env, current_el);
|
||||||
uint32_t flags;
|
uint32_t flags;
|
||||||
|
|
||||||
if (is_a64(env)) {
|
if (is_a64(env)) {
|
||||||
@ -12590,7 +12588,7 @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
|
|||||||
flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT);
|
flags |= (arm_regime_tbi1(env, mmu_idx) << ARM_TBFLAG_TBI1_SHIFT);
|
||||||
|
|
||||||
if (arm_feature(env, ARM_FEATURE_SVE)) {
|
if (arm_feature(env, ARM_FEATURE_SVE)) {
|
||||||
int sve_el = sve_exception_el(env);
|
int sve_el = sve_exception_el(env, current_el);
|
||||||
uint32_t zcr_len;
|
uint32_t zcr_len;
|
||||||
|
|
||||||
/* If SVE is disabled, but FP is enabled,
|
/* If SVE is disabled, but FP is enabled,
|
||||||
@ -12599,7 +12597,6 @@ void cpu_get_tb_cpu_state(CPUARMState *env, target_ulong *pc,
|
|||||||
if (sve_el != 0 && fp_el == 0) {
|
if (sve_el != 0 && fp_el == 0) {
|
||||||
zcr_len = 0;
|
zcr_len = 0;
|
||||||
} else {
|
} else {
|
||||||
int current_el = arm_current_el(env);
|
|
||||||
ARMCPU *cpu = arm_env_get_cpu(env);
|
ARMCPU *cpu = arm_env_get_cpu(env);
|
||||||
|
|
||||||
zcr_len = cpu->sve_max_vq - 1;
|
zcr_len = cpu->sve_max_vq - 1;
|
||||||
|
Loading…
Reference in New Issue
Block a user