mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git
synced 2025-08-27 00:37:13 +00:00

-----BEGIN PGP SIGNATURE----- iQJIBAABCgAyFiEEgMe7l+5h9hnxdsnuWYigwDrT+vwFAmhAa9EUHGJoZWxnYWFz QGdvb2dsZS5jb20ACgkQWYigwDrT+vyA3w//aX8d73z/xVxkYLMN/6XQA5fdmd4d Dv4n0Pjf0WCMKbsgRCdXEYLvcHV8VhH5iCR/b2UsFm9LjxSIRuqE5XosY3bNhrHn xVKEh2prq2XZOibWrFkJ+RZ0FF7Ogq1Uy5gUBbBHbE1q1byZzrOALaF3FWGaDIZQ 6QLLAFtd3UtqOOUu8J8P9N15uFR8gunyfuM9U7TLMcy4B8txk6T6m/9xAWtRURuJ I6WN8lO+g8Nl2mL9m27+wyWiVT3tKqoMwp8rVtym/L5JQOmHycYhn0WQAr2dPCMs Xbgmoeei0je7mZvk5btpt68NAKQ3ZnCVkxbbINBkUxAjI0dbI6h37EhW18ShYVUk CCo4fmaFtwP8qNN9tSvDN8vZdGB44fN5tIz4lmGzKk5gt+oV50RC/APrzC+PJBQ0 +2SdDVKj71Gr2H1VnI6uLB7oQ+tp7TOdhg+DGV4bdc6QFnsM+BpKWRq5f1UQcau/ XVDmorM/2t6z0DNktAv3NFwSodUjk1loWESr/pRBH1AqAWZTK98PWIg97XYsal59 zbJ3dLrnCqUNozeVgjtZo1LWD2FZaVTvhq2NY7D+QPpnMGhFUhHxNliZUXiQa1q4 boI2hEFdu3IQP/OC2a1zGJyMRLU43d5rhZ1U5xQSVtM0c3lgCY7rn/t26LymQVPA SYdg2jBcnhe6gXo= =eWJw -----END PGP SIGNATURE----- Merge tag 'pci-v6.16-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/pci/pci Pull pci updates from Bjorn Helgaas: "Enumeration: - Print the actual delay time in pci_bridge_wait_for_secondary_bus() instead of assuming it was 1000ms (Wilfred Mallawa) - Revert 'iommu/amd: Prevent binding other PCI drivers to IOMMU PCI devices', which broke resume from system sleep on AMD platforms and has been fixed by other commits (Lukas Wunner) Resource management: - Remove mtip32xx use of pcim_iounmap_regions(), which is deprecated and unnecessary (Philipp Stanner) - Remove pcim_iounmap_regions() and pcim_request_region_exclusive() and related flags since all uses have been removed (Philipp Stanner) - Rework devres 'request' functions so they are no longer 'hybrid', i.e., their behavior no longer depends on whether pcim_enable_device or pci_enable_device() was used, and remove related code (Philipp Stanner) - Warn (not BUG()) about failure to assign optional resources (Ilpo Järvinen) Error handling: - Log the DPC Error Source ID only when it's actually valid (when ERR_FATAL or ERR_NONFATAL was received from a downstream device) and decode into bus/device/function (Bjorn Helgaas) - Determine AER log level once and save it so all related messages use the same level (Karolina Stolarek) - Use KERN_WARNING, not KERN_ERR, when logging PCIe Correctable Errors (Karolina Stolarek) - Ratelimit PCIe Correctable and Non-Fatal error logging, with sysfs controls on interval and burst count, to avoid flooding logs and RCU stall warnings (Jon Pan-Doh) Power management: - Increment PM usage counter when probing reset methods so we don't try to read config space of a powered-off device (Alex Williamson) - Set all devices to D0 during enumeration to ensure ACPI opregion is connected via _REG (Mario Limonciello) Power control: - Rename pwrctrl Kconfig symbols from 'PWRCTL' to 'PWRCTRL' to match the filename paths. Retain old deprecated symbols for compatibility, except for the pwrctrl slot driver (PCI_PWRCTRL_SLOT) (Johan Hovold) - When unregistering pwrctrl, cancel outstanding rescan work before cleaning up data structures to avoid use-after-free issues (Brian Norris) Bandwidth control: - Simplify link bandwidth controller by replacing the count of Link Bandwidth Management Status (LBMS) events with a PCI_LINK_LBMS_SEEN flag (Ilpo Järvinen) - Update the Link Speed after retraining, since the Link Speed may have changed (Ilpo Järvinen) PCIe native device hotplug: - Ignore Presence Detect Changed caused by DPC. pciehp already ignores Link Down/Up events caused by DPC, but on slots using in-band presence detect, DPC causes a spurious Presence Detect Changed event (Lukas Wunner) - Ignore Link Down/Up caused by Secondary Bus Reset. On hotplug ports using in-band presence detect, the reset causes a Presence Detect Changed event, which mistakenly caused teardown and re-enumeration of the device. Drivers may need to annotate code that resets their device (Lukas Wunner) Virtualization: - Add an ACS quirk for Loongson Root Ports that don't advertise ACS but don't allow peer-to-peer transactions between Root Ports; the quirk allows each Root Port to be in a separate IOMMU group (Huacai Chen) Endpoint framework: - For fixed-size BARs, retain both the actual size and the possibly larger size allocated to accommodate iATU alignment requirements (Jerome Brunet) - Simplify ctrl/SPAD space allocation and avoid allocating more space than needed (Jerome Brunet) - Correct MSI-X PBA offset calculations for DesignWare and Cadence endpoint controllers (Niklas Cassel) - Align the return value (number of interrupts) encoding for pci_epc_get_msi()/pci_epc_ops::get_msi() and pci_epc_get_msix()/pci_epc_ops::get_msix() (Niklas Cassel) - Align the nr_irqs parameter encoding for pci_epc_set_msi()/pci_epc_ops::set_msi() and pci_epc_set_msix()/pci_epc_ops::set_msix() (Niklas Cassel) Common host controller library: - Convert pci-host-common to a library so platforms that don't need native host controller drivers don't need to include these helper functions (Manivannan Sadhasivam) Apple PCIe controller driver: - Extract ECAM bridge creation helper from pci_host_common_probe() to separate driver-specific things like MSI from PCI things (Marc Zyngier) - Dynamically allocate RID-to_SID bitmap to prepare for SoCs with varying capabilities (Marc Zyngier) - Skip ports disabled in DT when setting up ports (Janne Grunau) - Add t6020 compatible string (Alyssa Rosenzweig) - Add T602x PCIe support (Hector Martin) - Directly set/clear INTx mask bits because T602x dropped the accessors that could do this without locking (Marc Zyngier) - Move port PHY registers to their own reg items to accommodate T602x, which moves them around; retain default offsets for existing DTs that lack phy%d entries with the reg offsets (Hector Martin) - Stop polling for core refclk, which doesn't work on T602x and the bootloader has already done anyway (Hector Martin) - Use gpiod_set_value_cansleep() when asserting PERST# in probe because we're allowed to sleep there (Hector Martin) Cadence PCIe controller driver: - Drop a runtime PM 'put' to resolve a runtime atomic count underflow (Hans Zhang) - Make the cadence core buildable as a module (Kishon Vijay Abraham I) - Add cdns_pcie_host_disable() and cdns_pcie_ep_disable() for use by loadable drivers when they are removed (Siddharth Vadapalli) Freescale i.MX6 PCIe controller driver: - Apply link training workaround only on IMX6Q, IMX6SX, IMX6SP (Richard Zhu) - Remove redundant dw_pcie_wait_for_link() from imx_pcie_start_link(); since the DWC core does this, imx6 only needs it when retraining for a faster link speed (Richard Zhu) - Toggle i.MX95 core reset to align with PHY powerup (Richard Zhu) - Set SYS_AUX_PWR_DET to work around i.MX95 ERR051624 erratum: in some cases, the controller can't exit 'L23 Ready' through Beacon or PERST# deassertion (Richard Zhu) - Clear GEN3_ZRXDC_NONCOMPL to work around i.MX95 ERR051586 erratum: controller can't meet 2.5 GT/s ZRX-DC timing when operating at 8 GT/s, causing timeouts in L1 (Richard Zhu) - Wait for i.MX95 PLL lock before enabling controller (Richard Zhu) - Save/restore i.MX95 LUT for suspend/resume (Richard Zhu) Mobiveil PCIe controller driver: - Return bool (not int) for link-up check in mobiveil_pab_ops.link_up() and layerscape-gen4, mobiveil (Hans Zhang) NVIDIA Tegra194 PCIe controller driver: - Create debugfs directory for 'aspm_state_cnt' only when CONFIG_PCIEASPM is enabled, since there are no other entries (Hans Zhang) Qualcomm PCIe controller driver: - Add OF support for parsing DT 'eq-presets-<N>gts' property for lane equalization presets (Krishna Chaitanya Chundru) - Read Maximum Link Width from the Link Capabilities register if DT lacks 'num-lanes' property (Krishna Chaitanya Chundru) - Add Physical Layer 64 GT/s Capability ID and register offsets for 8, 32, and 64 GT/s lane equalization registers (Krishna Chaitanya Chundru) - Add generic dwc support for configuring lane equalization presets (Krishna Chaitanya Chundru) - Add DT and driver support for PCIe on IPQ5018 SoC (Nitheesh Sekar) Renesas R-Car PCIe controller driver: - Describe endpoint BAR 4 as being fixed size (Jerome Brunet) - Document how to obtain R-Car V4H (r8a779g0) controller firmware (Yoshihiro Shimoda) Rockchip PCIe controller driver: - Reorder rockchip_pci_core_rsts because reset_control_bulk_deassert() deasserts in reverse order, to fix a link training regression (Jensen Huang) - Mark RK3399 as being capable of raising INTx interrupts (Niklas Cassel) Rockchip DesignWare PCIe controller driver: - Check only PCIE_LINKUP, not LTSSM status, to determine whether the link is up (Shawn Lin) - Increase N_FTS (used in L0s->L0 transitions) and enable ASPM L0s for Root Complex and Endpoint modes (Shawn Lin) - Hide the broken ATS Capability in rockchip_pcie_ep_init() instead of rockchip_pcie_ep_pre_init() so it stays hidden after PERST# resets non-sticky registers (Shawn Lin) - Call phy_power_off() before phy_exit() in rockchip_pcie_phy_deinit() (Diederik de Haas) Synopsys DesignWare PCIe controller driver: - Set PORT_LOGIC_LINK_WIDTH to one lane to make initial link training more robust; this will not affect the intended link width if all lanes are functional (Wenbin Yao) - Return bool (not int) for link-up check in dw_pcie_ops.link_up() and armada8k, dra7xx, dw-rockchip, exynos, histb, keembay, keystone, kirin, meson, qcom, qcom-ep, rcar_gen4, spear13xx, tegra194, uniphier, visconti (Hans Zhang) - Add debugfs support for exposing DWC device-specific PTM context (Manivannan Sadhasivam) TI J721E PCIe driver: - Make j721e buildable as a loadable and removable module (Siddharth Vadapalli) - Fix j721e host/endpoint dependencies that result in link failures in some configs (Arnd Bergmann) Device tree bindings: - Add qcom DT binding for 'global' interrupt (PCIe controller and link-specific events) for ipq8074, ipq8074-gen3, ipq6018, sa8775p, sc7280, sc8180x sdm845, sm8150, sm8250, sm8350 (Manivannan Sadhasivam) - Add qcom DT binding for 8 MSI SPI interrupts for msm8998, ipq8074, ipq8074-gen3, ipq6018 (Manivannan Sadhasivam) - Add dw rockchip DT binding for rk3576 and rk3562 (Kever Yang) - Correct indentation and style of examples in brcm,stb-pcie, cdns,cdns-pcie-ep, intel,keembay-pcie-ep, intel,keembay-pcie, microchip,pcie-host, rcar-pci-ep, rcar-pci-host, xilinx-versal-cpm (Krzysztof Kozlowski) - Convert Marvell EBU (dove, kirkwood, armada-370, armada-xp) and armada8k from text to schema DT bindings (Rob Herring) - Remove obsolete .txt DT bindings for content that has been moved to schemas (Rob Herring) - Add qcom DT binding for MHI registers in IPQ5332, IPQ6018, IPQ8074 and IPQ9574 (Varadarajan Narayanan) - Convert v3,v360epc-pci from text to DT schema binding (Rob Herring) - Change microchip,pcie-host DT binding to be 'dma-noncoherent' since PolarFire may be configured that way (Conor Dooley) Miscellaneous: - Drop 'pci' suffix from intel_mid_pci.c filename to match similar files (Andy Shevchenko) - All platforms with PCI have an MMU, so add PCI Kconfig dependency on MMU to simplify build testing and avoid inadvertent build regressions (Arnd Bergmann) - Update Krzysztof Wilczyński's email address in MAINTAINERS (Krzysztof Wilczyński) - Update Manivannan Sadhasivam's email address in MAINTAINERS (Manivannan Sadhasivam)" * tag 'pci-v6.16-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/pci/pci: (147 commits) MAINTAINERS: Update Manivannan Sadhasivam email address PCI: j721e: Fix host/endpoint dependencies PCI: j721e: Add support to build as a loadable module PCI: cadence-ep: Introduce cdns_pcie_ep_disable() helper for cleanup PCI: cadence-host: Introduce cdns_pcie_host_disable() helper for cleanup PCI: cadence: Add support to build pcie-cadence library as a kernel module MAINTAINERS: Update Krzysztof Wilczyński email address PCI: Remove unnecessary linesplit in __pci_setup_bridge() PCI: WARN (not BUG()) when we fail to assign optional resources PCI: Remove unused pci_printk() PCI: qcom: Replace PERST# sleep time with proper macro PCI: dw-rockchip: Replace PERST# sleep time with proper macro PCI: host-common: Convert to library for host controller drivers PCI/ERR: Remove misleading TODO regarding kernel panic PCI: cadence: Remove duplicate message code definitions PCI: endpoint: Align pci_epc_set_msix(), pci_epc_ops::set_msix() nr_irqs encoding PCI: endpoint: Align pci_epc_set_msi(), pci_epc_ops::set_msi() nr_irqs encoding PCI: endpoint: Align pci_epc_get_msix(), pci_epc_ops::get_msix() return value encoding PCI: endpoint: Align pci_epc_get_msi(), pci_epc_ops::get_msi() return value encoding PCI: cadence-ep: Correct PBA offset in .set_msix() callback ...
410 lines
9.8 KiB
C
410 lines
9.8 KiB
C
// SPDX-License-Identifier: GPL-2.0
|
|
/*
|
|
* PCIe host controller driver for UniPhier SoCs
|
|
* Copyright 2018 Socionext Inc.
|
|
* Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
|
|
*/
|
|
|
|
#include <linux/bitops.h>
|
|
#include <linux/bitfield.h>
|
|
#include <linux/clk.h>
|
|
#include <linux/delay.h>
|
|
#include <linux/init.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/iopoll.h>
|
|
#include <linux/irqchip/chained_irq.h>
|
|
#include <linux/irqdomain.h>
|
|
#include <linux/of_irq.h>
|
|
#include <linux/pci.h>
|
|
#include <linux/phy/phy.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/reset.h>
|
|
|
|
#include "pcie-designware.h"
|
|
|
|
#define PCL_PINCTRL0 0x002c
|
|
#define PCL_PERST_PLDN_REGEN BIT(12)
|
|
#define PCL_PERST_NOE_REGEN BIT(11)
|
|
#define PCL_PERST_OUT_REGEN BIT(8)
|
|
#define PCL_PERST_PLDN_REGVAL BIT(4)
|
|
#define PCL_PERST_NOE_REGVAL BIT(3)
|
|
#define PCL_PERST_OUT_REGVAL BIT(0)
|
|
|
|
#define PCL_PIPEMON 0x0044
|
|
#define PCL_PCLK_ALIVE BIT(15)
|
|
|
|
#define PCL_MODE 0x8000
|
|
#define PCL_MODE_REGEN BIT(8)
|
|
#define PCL_MODE_REGVAL BIT(0)
|
|
|
|
#define PCL_APP_READY_CTRL 0x8008
|
|
#define PCL_APP_LTSSM_ENABLE BIT(0)
|
|
|
|
#define PCL_APP_PM0 0x8078
|
|
#define PCL_SYS_AUX_PWR_DET BIT(8)
|
|
|
|
#define PCL_RCV_INT 0x8108
|
|
#define PCL_RCV_INT_ALL_ENABLE GENMASK(20, 17)
|
|
#define PCL_CFG_BW_MGT_STATUS BIT(4)
|
|
#define PCL_CFG_LINK_AUTO_BW_STATUS BIT(3)
|
|
#define PCL_CFG_AER_RC_ERR_MSI_STATUS BIT(2)
|
|
#define PCL_CFG_PME_MSI_STATUS BIT(1)
|
|
|
|
#define PCL_RCV_INTX 0x810c
|
|
#define PCL_RCV_INTX_ALL_ENABLE GENMASK(19, 16)
|
|
#define PCL_RCV_INTX_ALL_MASK GENMASK(11, 8)
|
|
#define PCL_RCV_INTX_MASK_SHIFT 8
|
|
#define PCL_RCV_INTX_ALL_STATUS GENMASK(3, 0)
|
|
#define PCL_RCV_INTX_STATUS_SHIFT 0
|
|
|
|
#define PCL_STATUS_LINK 0x8140
|
|
#define PCL_RDLH_LINK_UP BIT(1)
|
|
#define PCL_XMLH_LINK_UP BIT(0)
|
|
|
|
struct uniphier_pcie {
|
|
struct dw_pcie pci;
|
|
void __iomem *base;
|
|
struct clk *clk;
|
|
struct reset_control *rst;
|
|
struct phy *phy;
|
|
struct irq_domain *intx_irq_domain;
|
|
};
|
|
|
|
#define to_uniphier_pcie(x) dev_get_drvdata((x)->dev)
|
|
|
|
static void uniphier_pcie_ltssm_enable(struct uniphier_pcie *pcie,
|
|
bool enable)
|
|
{
|
|
u32 val;
|
|
|
|
val = readl(pcie->base + PCL_APP_READY_CTRL);
|
|
if (enable)
|
|
val |= PCL_APP_LTSSM_ENABLE;
|
|
else
|
|
val &= ~PCL_APP_LTSSM_ENABLE;
|
|
writel(val, pcie->base + PCL_APP_READY_CTRL);
|
|
}
|
|
|
|
static void uniphier_pcie_init_rc(struct uniphier_pcie *pcie)
|
|
{
|
|
u32 val;
|
|
|
|
/* set RC MODE */
|
|
val = readl(pcie->base + PCL_MODE);
|
|
val |= PCL_MODE_REGEN;
|
|
val &= ~PCL_MODE_REGVAL;
|
|
writel(val, pcie->base + PCL_MODE);
|
|
|
|
/* use auxiliary power detection */
|
|
val = readl(pcie->base + PCL_APP_PM0);
|
|
val |= PCL_SYS_AUX_PWR_DET;
|
|
writel(val, pcie->base + PCL_APP_PM0);
|
|
|
|
/* assert PERST# */
|
|
val = readl(pcie->base + PCL_PINCTRL0);
|
|
val &= ~(PCL_PERST_NOE_REGVAL | PCL_PERST_OUT_REGVAL
|
|
| PCL_PERST_PLDN_REGVAL);
|
|
val |= PCL_PERST_NOE_REGEN | PCL_PERST_OUT_REGEN
|
|
| PCL_PERST_PLDN_REGEN;
|
|
writel(val, pcie->base + PCL_PINCTRL0);
|
|
|
|
uniphier_pcie_ltssm_enable(pcie, false);
|
|
|
|
usleep_range(100000, 200000);
|
|
|
|
/* deassert PERST# */
|
|
val = readl(pcie->base + PCL_PINCTRL0);
|
|
val |= PCL_PERST_OUT_REGVAL | PCL_PERST_OUT_REGEN;
|
|
writel(val, pcie->base + PCL_PINCTRL0);
|
|
}
|
|
|
|
static int uniphier_pcie_wait_rc(struct uniphier_pcie *pcie)
|
|
{
|
|
u32 status;
|
|
int ret;
|
|
|
|
/* wait PIPE clock */
|
|
ret = readl_poll_timeout(pcie->base + PCL_PIPEMON, status,
|
|
status & PCL_PCLK_ALIVE, 100000, 1000000);
|
|
if (ret) {
|
|
dev_err(pcie->pci.dev,
|
|
"Failed to initialize controller in RC mode\n");
|
|
return ret;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
static bool uniphier_pcie_link_up(struct dw_pcie *pci)
|
|
{
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
u32 val, mask;
|
|
|
|
val = readl(pcie->base + PCL_STATUS_LINK);
|
|
mask = PCL_RDLH_LINK_UP | PCL_XMLH_LINK_UP;
|
|
|
|
return (val & mask) == mask;
|
|
}
|
|
|
|
static int uniphier_pcie_start_link(struct dw_pcie *pci)
|
|
{
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
|
|
uniphier_pcie_ltssm_enable(pcie, true);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void uniphier_pcie_stop_link(struct dw_pcie *pci)
|
|
{
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
|
|
uniphier_pcie_ltssm_enable(pcie, false);
|
|
}
|
|
|
|
static void uniphier_pcie_irq_enable(struct uniphier_pcie *pcie)
|
|
{
|
|
writel(PCL_RCV_INT_ALL_ENABLE, pcie->base + PCL_RCV_INT);
|
|
writel(PCL_RCV_INTX_ALL_ENABLE, pcie->base + PCL_RCV_INTX);
|
|
}
|
|
|
|
|
|
static void uniphier_pcie_irq_mask(struct irq_data *d)
|
|
{
|
|
struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d);
|
|
struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
unsigned long flags;
|
|
u32 val;
|
|
|
|
raw_spin_lock_irqsave(&pp->lock, flags);
|
|
|
|
val = readl(pcie->base + PCL_RCV_INTX);
|
|
val |= BIT(irqd_to_hwirq(d) + PCL_RCV_INTX_MASK_SHIFT);
|
|
writel(val, pcie->base + PCL_RCV_INTX);
|
|
|
|
raw_spin_unlock_irqrestore(&pp->lock, flags);
|
|
}
|
|
|
|
static void uniphier_pcie_irq_unmask(struct irq_data *d)
|
|
{
|
|
struct dw_pcie_rp *pp = irq_data_get_irq_chip_data(d);
|
|
struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
unsigned long flags;
|
|
u32 val;
|
|
|
|
raw_spin_lock_irqsave(&pp->lock, flags);
|
|
|
|
val = readl(pcie->base + PCL_RCV_INTX);
|
|
val &= ~BIT(irqd_to_hwirq(d) + PCL_RCV_INTX_MASK_SHIFT);
|
|
writel(val, pcie->base + PCL_RCV_INTX);
|
|
|
|
raw_spin_unlock_irqrestore(&pp->lock, flags);
|
|
}
|
|
|
|
static struct irq_chip uniphier_pcie_irq_chip = {
|
|
.name = "PCI",
|
|
.irq_mask = uniphier_pcie_irq_mask,
|
|
.irq_unmask = uniphier_pcie_irq_unmask,
|
|
};
|
|
|
|
static int uniphier_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
|
|
irq_hw_number_t hwirq)
|
|
{
|
|
irq_set_chip_and_handler(irq, &uniphier_pcie_irq_chip,
|
|
handle_level_irq);
|
|
irq_set_chip_data(irq, domain->host_data);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct irq_domain_ops uniphier_intx_domain_ops = {
|
|
.map = uniphier_pcie_intx_map,
|
|
};
|
|
|
|
static void uniphier_pcie_irq_handler(struct irq_desc *desc)
|
|
{
|
|
struct dw_pcie_rp *pp = irq_desc_get_handler_data(desc);
|
|
struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
struct irq_chip *chip = irq_desc_get_chip(desc);
|
|
unsigned long reg;
|
|
u32 val, bit;
|
|
|
|
/* INT for debug */
|
|
val = readl(pcie->base + PCL_RCV_INT);
|
|
|
|
if (val & PCL_CFG_BW_MGT_STATUS)
|
|
dev_dbg(pci->dev, "Link Bandwidth Management Event\n");
|
|
if (val & PCL_CFG_LINK_AUTO_BW_STATUS)
|
|
dev_dbg(pci->dev, "Link Autonomous Bandwidth Event\n");
|
|
if (val & PCL_CFG_AER_RC_ERR_MSI_STATUS)
|
|
dev_dbg(pci->dev, "Root Error\n");
|
|
if (val & PCL_CFG_PME_MSI_STATUS)
|
|
dev_dbg(pci->dev, "PME Interrupt\n");
|
|
|
|
writel(val, pcie->base + PCL_RCV_INT);
|
|
|
|
/* INTx */
|
|
chained_irq_enter(chip, desc);
|
|
|
|
val = readl(pcie->base + PCL_RCV_INTX);
|
|
reg = FIELD_GET(PCL_RCV_INTX_ALL_STATUS, val);
|
|
|
|
for_each_set_bit(bit, ®, PCI_NUM_INTX)
|
|
generic_handle_domain_irq(pcie->intx_irq_domain, bit);
|
|
|
|
chained_irq_exit(chip, desc);
|
|
}
|
|
|
|
static int uniphier_pcie_config_intx_irq(struct dw_pcie_rp *pp)
|
|
{
|
|
struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
struct device_node *np = pci->dev->of_node;
|
|
struct device_node *np_intc;
|
|
int ret = 0;
|
|
|
|
np_intc = of_get_child_by_name(np, "legacy-interrupt-controller");
|
|
if (!np_intc) {
|
|
dev_err(pci->dev, "Failed to get legacy-interrupt-controller node\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
pp->irq = irq_of_parse_and_map(np_intc, 0);
|
|
if (!pp->irq) {
|
|
dev_err(pci->dev, "Failed to get an IRQ entry in legacy-interrupt-controller\n");
|
|
ret = -EINVAL;
|
|
goto out_put_node;
|
|
}
|
|
|
|
pcie->intx_irq_domain = irq_domain_create_linear(of_fwnode_handle(np_intc), PCI_NUM_INTX,
|
|
&uniphier_intx_domain_ops, pp);
|
|
if (!pcie->intx_irq_domain) {
|
|
dev_err(pci->dev, "Failed to get INTx domain\n");
|
|
ret = -ENODEV;
|
|
goto out_put_node;
|
|
}
|
|
|
|
irq_set_chained_handler_and_data(pp->irq, uniphier_pcie_irq_handler,
|
|
pp);
|
|
|
|
out_put_node:
|
|
of_node_put(np_intc);
|
|
return ret;
|
|
}
|
|
|
|
static int uniphier_pcie_host_init(struct dw_pcie_rp *pp)
|
|
{
|
|
struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
|
|
struct uniphier_pcie *pcie = to_uniphier_pcie(pci);
|
|
int ret;
|
|
|
|
ret = uniphier_pcie_config_intx_irq(pp);
|
|
if (ret)
|
|
return ret;
|
|
|
|
uniphier_pcie_irq_enable(pcie);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static const struct dw_pcie_host_ops uniphier_pcie_host_ops = {
|
|
.init = uniphier_pcie_host_init,
|
|
};
|
|
|
|
static int uniphier_pcie_host_enable(struct uniphier_pcie *pcie)
|
|
{
|
|
int ret;
|
|
|
|
ret = clk_prepare_enable(pcie->clk);
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = reset_control_deassert(pcie->rst);
|
|
if (ret)
|
|
goto out_clk_disable;
|
|
|
|
uniphier_pcie_init_rc(pcie);
|
|
|
|
ret = phy_init(pcie->phy);
|
|
if (ret)
|
|
goto out_rst_assert;
|
|
|
|
ret = uniphier_pcie_wait_rc(pcie);
|
|
if (ret)
|
|
goto out_phy_exit;
|
|
|
|
return 0;
|
|
|
|
out_phy_exit:
|
|
phy_exit(pcie->phy);
|
|
out_rst_assert:
|
|
reset_control_assert(pcie->rst);
|
|
out_clk_disable:
|
|
clk_disable_unprepare(pcie->clk);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static const struct dw_pcie_ops dw_pcie_ops = {
|
|
.start_link = uniphier_pcie_start_link,
|
|
.stop_link = uniphier_pcie_stop_link,
|
|
.link_up = uniphier_pcie_link_up,
|
|
};
|
|
|
|
static int uniphier_pcie_probe(struct platform_device *pdev)
|
|
{
|
|
struct device *dev = &pdev->dev;
|
|
struct uniphier_pcie *pcie;
|
|
int ret;
|
|
|
|
pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
|
|
if (!pcie)
|
|
return -ENOMEM;
|
|
|
|
pcie->pci.dev = dev;
|
|
pcie->pci.ops = &dw_pcie_ops;
|
|
|
|
pcie->base = devm_platform_ioremap_resource_byname(pdev, "link");
|
|
if (IS_ERR(pcie->base))
|
|
return PTR_ERR(pcie->base);
|
|
|
|
pcie->clk = devm_clk_get(dev, NULL);
|
|
if (IS_ERR(pcie->clk))
|
|
return PTR_ERR(pcie->clk);
|
|
|
|
pcie->rst = devm_reset_control_get_shared(dev, NULL);
|
|
if (IS_ERR(pcie->rst))
|
|
return PTR_ERR(pcie->rst);
|
|
|
|
pcie->phy = devm_phy_optional_get(dev, "pcie-phy");
|
|
if (IS_ERR(pcie->phy))
|
|
return PTR_ERR(pcie->phy);
|
|
|
|
platform_set_drvdata(pdev, pcie);
|
|
|
|
ret = uniphier_pcie_host_enable(pcie);
|
|
if (ret)
|
|
return ret;
|
|
|
|
pcie->pci.pp.ops = &uniphier_pcie_host_ops;
|
|
|
|
return dw_pcie_host_init(&pcie->pci.pp);
|
|
}
|
|
|
|
static const struct of_device_id uniphier_pcie_match[] = {
|
|
{ .compatible = "socionext,uniphier-pcie", },
|
|
{ /* sentinel */ },
|
|
};
|
|
|
|
static struct platform_driver uniphier_pcie_driver = {
|
|
.probe = uniphier_pcie_probe,
|
|
.driver = {
|
|
.name = "uniphier-pcie",
|
|
.of_match_table = uniphier_pcie_match,
|
|
},
|
|
};
|
|
builtin_platform_driver(uniphier_pcie_driver);
|