mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/chenhuacai/linux-loongson
synced 2025-09-01 23:46:45 +00:00

Add uncore events taken from Section 1.5 "L3 Cache Performance Monitor Counters" and Section 2 "UMC Performance Monitors" of the Performance Monitor Counters for AMD Family 1Ah Model 00h-0Fh Processors document available at the link below. This constitutes events which capture L3 cache and UMC command activity. Reviewed-by: Ian Rogers <irogers@google.com> Signed-off-by: Sandipan Das <sandipan.das@amd.com> Cc: Adrian Hunter <adrian.hunter@intel.com> Cc: Alexander Shishkin <alexander.shishkin@linux.intel.com> Cc: Ananth Narayan <ananth.narayan@amd.com> Cc: Ingo Molnar <mingo@redhat.com> Cc: Jiri Olsa <jolsa@kernel.org> Cc: Mark Rutland <mark.rutland@arm.com> Cc: Namhyung Kim <namhyung@kernel.org> Cc: Peter Zijlstra <peterz@infradead.org> Cc: Ravi Bangoria <ravi.bangoria@amd.com> Cc: Stephane Eranian <eranian@google.com> Link: https://bugzilla.kernel.org/attachment.cgi?id=305974 Link: https://lore.kernel.org/r/e11e8d9d1af34a0fb565fc9d1c4a05f569c39ddc.1714717230.git.sandipan.das@amd.com Signed-off-by: Arnaldo Carvalho de Melo <acme@redhat.com>
178 lines
5.2 KiB
JSON
178 lines
5.2 KiB
JSON
[
|
|
{
|
|
"EventName": "l3_lookup_state.l3_miss",
|
|
"EventCode": "0x04",
|
|
"BriefDescription": "L3 cache misses.",
|
|
"UMask": "0x01",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_lookup_state.l3_hit",
|
|
"EventCode": "0x04",
|
|
"BriefDescription": "L3 cache hits.",
|
|
"UMask": "0xfe",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_lookup_state.all_coherent_accesses_to_l3",
|
|
"EventCode": "0x04",
|
|
"BriefDescription": "L3 cache requests for all coherent accesses.",
|
|
"UMask": "0xff",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency.dram_near",
|
|
"EventCode": "0xac",
|
|
"BriefDescription": "Average sampled latency when data is sourced from DRAM in the same NUMA node.",
|
|
"UMask": "0x01",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency.dram_far",
|
|
"EventCode": "0xac",
|
|
"BriefDescription": "Average sampled latency when data is sourced from DRAM in a different NUMA node.",
|
|
"UMask": "0x02",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency.near_cache",
|
|
"EventCode": "0xac",
|
|
"BriefDescription": "Average sampled latency when data is sourced from another CCX's cache when the address was in the same NUMA node.",
|
|
"UMask": "0x04",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency.far_cache",
|
|
"EventCode": "0xac",
|
|
"BriefDescription": "Average sampled latency when data is sourced from another CCX's cache when the address was in a different NUMA node.",
|
|
"UMask": "0x08",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency.ext_near",
|
|
"EventCode": "0xac",
|
|
"BriefDescription": "Average sampled latency when data is sourced from extension memory (CXL) in the same NUMA node.",
|
|
"UMask": "0x10",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency.ext_far",
|
|
"EventCode": "0xac",
|
|
"BriefDescription": "Average sampled latency when data is sourced from extension memory (CXL) in a different NUMA node.",
|
|
"UMask": "0x20",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency.all",
|
|
"EventCode": "0xac",
|
|
"BriefDescription": "Average sampled latency from all data sources.",
|
|
"UMask": "0x3f",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency_requests.dram_near",
|
|
"EventCode": "0xad",
|
|
"BriefDescription": "L3 cache fill requests sourced from DRAM in the same NUMA node.",
|
|
"UMask": "0x01",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency_requests.dram_far",
|
|
"EventCode": "0xad",
|
|
"BriefDescription": "L3 cache fill requests sourced from DRAM in a different NUMA node.",
|
|
"UMask": "0x02",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency_requests.near_cache",
|
|
"EventCode": "0xad",
|
|
"BriefDescription": "L3 cache fill requests sourced from another CCX's cache when the address was in the same NUMA node.",
|
|
"UMask": "0x04",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency_requests.far_cache",
|
|
"EventCode": "0xad",
|
|
"BriefDescription": "L3 cache fill requests sourced from another CCX's cache when the address was in a different NUMA node.",
|
|
"UMask": "0x08",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency_requests.ext_near",
|
|
"EventCode": "0xad",
|
|
"BriefDescription": "L3 cache fill requests sourced from extension memory (CXL) in the same NUMA node.",
|
|
"UMask": "0x10",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency_requests.ext_far",
|
|
"EventCode": "0xad",
|
|
"BriefDescription": "L3 cache fill requests sourced from extension memory (CXL) in a different NUMA node.",
|
|
"UMask": "0x20",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
},
|
|
{
|
|
"EventName": "l3_xi_sampled_latency_requests.all",
|
|
"EventCode": "0xad",
|
|
"BriefDescription": "L3 cache fill requests sourced from all data sources.",
|
|
"UMask": "0x3f",
|
|
"EnAllCores": "0x1",
|
|
"EnAllSlices": "0x1",
|
|
"SliceId": "0x3",
|
|
"ThreadMask": "0x3",
|
|
"Unit": "L3PMC"
|
|
}
|
|
]
|