mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/chenhuacai/linux-loongson
synced 2025-08-27 06:50:37 +00:00

Now that all of the mmsys routing tables have been fixed, migrate all of them to use the MMSYS_ROUTE() macro: this will make sure that future additions to any of the tables for the currently supported SoCs are compile-time sanity checked, greatly reducing room for (way too common) mistakes. Link: https://lore.kernel.org/r/20250212100012.33001-8-angelogioacchino.delregno@collabora.com Signed-off-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
438 lines
19 KiB
C
438 lines
19 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
#ifndef __SOC_MEDIATEK_MT8195_MMSYS_H
|
|
#define __SOC_MEDIATEK_MT8195_MMSYS_H
|
|
|
|
#define MT8195_VDO0_OVL_MOUT_EN 0xf14
|
|
#define MT8195_MOUT_DISP_OVL0_TO_DISP_RDMA0 BIT(0)
|
|
#define MT8195_MOUT_DISP_OVL0_TO_DISP_WDMA0 BIT(1)
|
|
#define MT8195_MOUT_DISP_OVL0_TO_DISP_OVL1 BIT(2)
|
|
#define MT8195_MOUT_DISP_OVL1_TO_DISP_RDMA1 BIT(4)
|
|
#define MT8195_MOUT_DISP_OVL1_TO_DISP_WDMA1 BIT(5)
|
|
#define MT8195_MOUT_DISP_OVL1_TO_DISP_OVL0 BIT(6)
|
|
|
|
#define MT8195_VDO0_SEL_IN 0xf34
|
|
#define MT8195_SEL_IN_VPP_MERGE_FROM_MASK GENMASK(1, 0)
|
|
#define MT8195_SEL_IN_VPP_MERGE_FROM_DSC_WRAP0_OUT (0 << 0)
|
|
#define MT8195_SEL_IN_VPP_MERGE_FROM_DISP_DITHER1 (1 << 0)
|
|
#define MT8195_SEL_IN_VPP_MERGE_FROM_VDO1_VIRTUAL0 (2 << 0)
|
|
#define MT8195_SEL_IN_DSC_WRAP0_IN_FROM_MASK GENMASK(4, 4)
|
|
#define MT8195_SEL_IN_DSC_WRAP0_IN_FROM_DISP_DITHER0 (0 << 4)
|
|
#define MT8195_SEL_IN_DSC_WRAP0_IN_FROM_VPP_MERGE (1 << 4)
|
|
#define MT8195_SEL_IN_DSC_WRAP1_IN_FROM_MASK GENMASK(5, 5)
|
|
#define MT8195_SEL_IN_DSC_WRAP1_IN_FROM_DISP_DITHER1 (0 << 5)
|
|
#define MT8195_SEL_IN_DSC_WRAP1_IN_FROM_VPP_MERGE (1 << 5)
|
|
#define MT8195_SEL_IN_SINA_VIRTUAL0_FROM_MASK GENMASK(8, 8)
|
|
#define MT8195_SEL_IN_SINA_VIRTUAL0_FROM_VPP_MERGE (0 << 8)
|
|
#define MT8195_SEL_IN_SINA_VIRTUAL0_FROM_DSC_WRAP1_OUT (1 << 8)
|
|
#define MT8195_SEL_IN_SINB_VIRTUAL0_FROM_MASK GENMASK(9, 9)
|
|
#define MT8195_SEL_IN_SINB_VIRTUAL0_FROM_DSC_WRAP0_OUT (0 << 9)
|
|
#define MT8195_SEL_IN_DP_INTF0_FROM_MASK GENMASK(13, 12)
|
|
#define MT8195_SEL_IN_DP_INTF0_FROM_DSC_WRAP1_OUT (0 << 0)
|
|
#define MT8195_SEL_IN_DP_INTF0_FROM_VPP_MERGE (1 << 12)
|
|
#define MT8195_SEL_IN_DP_INTF0_FROM_VDO1_VIRTUAL0 (2 << 12)
|
|
#define MT8195_SEL_IN_DSI0_FROM_MASK GENMASK(16, 16)
|
|
#define MT8195_SEL_IN_DSI0_FROM_DSC_WRAP0_OUT (0 << 16)
|
|
#define MT8195_SEL_IN_DSI0_FROM_DISP_DITHER0 (1 << 16)
|
|
#define MT8195_SEL_IN_DSI1_FROM_MASK GENMASK(17, 17)
|
|
#define MT8195_SEL_IN_DSI1_FROM_DSC_WRAP1_OUT (0 << 17)
|
|
#define MT8195_SEL_IN_DSI1_FROM_VPP_MERGE (1 << 17)
|
|
#define MT8195_SEL_IN_DISP_WDMA1_FROM_MASK GENMASK(20, 20)
|
|
#define MT8195_SEL_IN_DISP_WDMA1_FROM_DISP_OVL1 (0 << 20)
|
|
#define MT8195_SEL_IN_DISP_WDMA1_FROM_VPP_MERGE (1 << 20)
|
|
#define MT8195_SEL_IN_DSC_WRAP1_FROM_MASK GENMASK(21, 21)
|
|
#define MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN (0 << 21)
|
|
#define MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DISP_DITHER1 (1 << 21)
|
|
#define MT8195_SEL_IN_DISP_WDMA0_FROM_MASK GENMASK(22, 22)
|
|
#define MT8195_SEL_IN_DISP_WDMA0_FROM_DISP_OVL0 (0 << 22)
|
|
|
|
#define MT8195_VDO0_SEL_OUT 0xf38
|
|
#define MT8195_SOUT_DISP_DITHER0_TO_MASK BIT(0)
|
|
#define MT8195_SOUT_DISP_DITHER0_TO_DSC_WRAP0_IN (0 << 0)
|
|
#define MT8195_SOUT_DISP_DITHER0_TO_DSI0 (1 << 0)
|
|
#define MT8195_SOUT_DISP_DITHER1_TO_MASK GENMASK(2, 1)
|
|
#define MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_IN (0 << 1)
|
|
#define MT8195_SOUT_DISP_DITHER1_TO_VPP_MERGE (1 << 1)
|
|
#define MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_OUT (2 << 1)
|
|
#define MT8195_SOUT_VDO1_VIRTUAL0_TO_MASK GENMASK(4, 4)
|
|
#define MT8195_SOUT_VDO1_VIRTUAL0_TO_VPP_MERGE (0 << 4)
|
|
#define MT8195_SOUT_VDO1_VIRTUAL0_TO_DP_INTF0 (1 << 4)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_MASK GENMASK(10, 8)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_DSI1 (0 << 8)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_DP_INTF0 (1 << 8)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_SINA_VIRTUAL0 (2 << 8)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_DISP_WDMA1 (3 << 8)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP0_IN (4 << 8)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP1_IN_MASK GENMASK(11, 11)
|
|
#define MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP1_IN (0 << 11)
|
|
#define MT8195_SOUT_DSC_WRAP0_OUT_TO_MASK GENMASK(13, 12)
|
|
#define MT8195_SOUT_DSC_WRAP0_OUT_TO_DSI0 (0 << 12)
|
|
#define MT8195_SOUT_DSC_WRAP0_OUT_TO_SINB_VIRTUAL0 (1 << 12)
|
|
#define MT8195_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE (2 << 12)
|
|
#define MT8195_SOUT_DSC_WRAP1_OUT_TO_MASK GENMASK(17, 16)
|
|
#define MT8195_SOUT_DSC_WRAP1_OUT_TO_DSI1 (0 << 16)
|
|
#define MT8195_SOUT_DSC_WRAP1_OUT_TO_DP_INTF0 (1 << 16)
|
|
#define MT8195_SOUT_DSC_WRAP1_OUT_TO_SINA_VIRTUAL0 (2 << 16)
|
|
#define MT8195_SOUT_DSC_WRAP1_OUT_TO_VPP_MERGE (3 << 16)
|
|
|
|
#define MT8195_VDO1_SW0_RST_B 0x1d0
|
|
#define MT8195_VDO1_MERGE0_ASYNC_CFG_WD 0xe30
|
|
#define MT8195_VDO1_HDRBE_ASYNC_CFG_WD 0xe70
|
|
#define MT8195_VDO1_HDR_TOP_CFG 0xd00
|
|
#define MT8195_VDO1_MIXER_IN1_ALPHA 0xd30
|
|
#define MT8195_VDO1_MIXER_IN1_PAD 0xd40
|
|
|
|
#define MT8195_VDO1_VPP_MERGE0_P0_SEL_IN 0xf04
|
|
#define MT8195_VPP_MERGE0_P0_SEL_IN_FROM_MDP_RDMA0 1
|
|
|
|
#define MT8195_VDO1_VPP_MERGE0_P1_SEL_IN 0xf08
|
|
#define MT8195_VPP_MERGE0_P1_SEL_IN_FROM_MDP_RDMA1 1
|
|
|
|
#define MT8195_VDO1_DISP_DPI1_SEL_IN 0xf10
|
|
#define MT8195_DISP_DPI1_SEL_IN_FROM_VPP_MERGE4_MOUT 0
|
|
|
|
#define MT8195_VDO1_DISP_DP_INTF0_SEL_IN 0xf14
|
|
#define MT8195_DISP_DP_INTF0_SEL_IN_FROM_VPP_MERGE4_MOUT 0
|
|
|
|
#define MT8195_VDO1_MERGE4_SOUT_SEL 0xf18
|
|
#define MT8195_MERGE4_SOUT_TO_DPI1_SEL 2
|
|
#define MT8195_MERGE4_SOUT_TO_DP_INTF0_SEL 3
|
|
|
|
#define MT8195_VDO1_MIXER_IN1_SEL_IN 0xf24
|
|
#define MT8195_MIXER_IN1_SEL_IN_FROM_MERGE0_ASYNC_SOUT 1
|
|
|
|
#define MT8195_VDO1_MIXER_IN2_SEL_IN 0xf28
|
|
#define MT8195_MIXER_IN2_SEL_IN_FROM_MERGE1_ASYNC_SOUT 1
|
|
|
|
#define MT8195_VDO1_MIXER_IN3_SEL_IN 0xf2c
|
|
#define MT8195_MIXER_IN3_SEL_IN_FROM_MERGE2_ASYNC_SOUT 1
|
|
|
|
#define MT8195_VDO1_MIXER_IN4_SEL_IN 0xf30
|
|
#define MT8195_MIXER_IN4_SEL_IN_FROM_MERGE3_ASYNC_SOUT 1
|
|
|
|
#define MT8195_VDO1_MIXER_OUT_SOUT_SEL 0xf34
|
|
#define MT8195_MIXER_SOUT_TO_MERGE4_ASYNC_SEL 1
|
|
|
|
#define MT8195_VDO1_VPP_MERGE1_P0_SEL_IN 0xf3c
|
|
#define MT8195_VPP_MERGE1_P0_SEL_IN_FROM_MDP_RDMA2 1
|
|
|
|
#define MT8195_VDO1_MERGE0_ASYNC_SOUT_SEL 0xf40
|
|
#define MT8195_SOUT_TO_MIXER_IN1_SEL 1
|
|
|
|
#define MT8195_VDO1_MERGE1_ASYNC_SOUT_SEL 0xf44
|
|
#define MT8195_SOUT_TO_MIXER_IN2_SEL 1
|
|
|
|
#define MT8195_VDO1_MERGE2_ASYNC_SOUT_SEL 0xf48
|
|
#define MT8195_SOUT_TO_MIXER_IN3_SEL 1
|
|
|
|
#define MT8195_VDO1_MERGE3_ASYNC_SOUT_SEL 0xf4c
|
|
#define MT8195_SOUT_TO_MIXER_IN4_SEL 1
|
|
|
|
#define MT8195_VDO1_MERGE4_ASYNC_SEL_IN 0xf50
|
|
#define MT8195_MERGE4_ASYNC_SEL_IN_FROM_MIXER_OUT_SOUT 1
|
|
|
|
#define MT8195_VDO1_MIXER_IN1_SOUT_SEL 0xf58
|
|
#define MT8195_MIXER_IN1_SOUT_TO_DISP_MIXER 0
|
|
|
|
#define MT8195_VDO1_MIXER_IN2_SOUT_SEL 0xf5c
|
|
#define MT8195_MIXER_IN2_SOUT_TO_DISP_MIXER 0
|
|
|
|
#define MT8195_VDO1_MIXER_IN3_SOUT_SEL 0xf60
|
|
#define MT8195_MIXER_IN3_SOUT_TO_DISP_MIXER 0
|
|
|
|
#define MT8195_VDO1_MIXER_IN4_SOUT_SEL 0xf64
|
|
#define MT8195_MIXER_IN4_SOUT_TO_DISP_MIXER 0
|
|
|
|
#define MT8195_VDO1_MIXER_SOUT_SEL_IN 0xf68
|
|
#define MT8195_MIXER_SOUT_SEL_IN_FROM_DISP_MIXER 0
|
|
|
|
/* VPPSYS1 */
|
|
#define MT8195_VPP1_HW_DCM_1ST_DIS0 0x150
|
|
#define MT8195_VPP1_HW_DCM_1ST_DIS1 0x160
|
|
#define MT8195_VPP1_HW_DCM_2ND_DIS0 0x1a0
|
|
#define MT8195_VPP1_HW_DCM_2ND_DIS1 0x1b0
|
|
#define MT8195_SVPP2_BUF_BF_RSZ_SWITCH 0xf48
|
|
#define MT8195_SVPP3_BUF_BF_RSZ_SWITCH 0xf74
|
|
|
|
/* VPPSYS1 HW DCM client*/
|
|
#define MT8195_SVPP1_MDP_RSZ BIT(25)
|
|
#define MT8195_SVPP2_MDP_RSZ BIT(4)
|
|
#define MT8195_SVPP3_MDP_RSZ BIT(5)
|
|
|
|
static const struct mtk_mmsys_routes mmsys_mt8195_routing_table[] = {
|
|
MMSYS_ROUTE(OVL0, RDMA0,
|
|
MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL0_TO_DISP_RDMA0,
|
|
MT8195_MOUT_DISP_OVL0_TO_DISP_RDMA0),
|
|
MMSYS_ROUTE(OVL0, WDMA0,
|
|
MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL0_TO_DISP_WDMA0,
|
|
MT8195_MOUT_DISP_OVL0_TO_DISP_WDMA0),
|
|
MMSYS_ROUTE(OVL0, OVL1,
|
|
MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL0_TO_DISP_OVL1,
|
|
MT8195_MOUT_DISP_OVL0_TO_DISP_OVL1),
|
|
MMSYS_ROUTE(OVL1, RDMA1,
|
|
MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL1_TO_DISP_RDMA1,
|
|
MT8195_MOUT_DISP_OVL1_TO_DISP_RDMA1),
|
|
MMSYS_ROUTE(OVL1, WDMA1,
|
|
MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL1_TO_DISP_WDMA1,
|
|
MT8195_MOUT_DISP_OVL1_TO_DISP_WDMA1),
|
|
MMSYS_ROUTE(OVL1, OVL0,
|
|
MT8195_VDO0_OVL_MOUT_EN, MT8195_MOUT_DISP_OVL1_TO_DISP_OVL0,
|
|
MT8195_MOUT_DISP_OVL1_TO_DISP_OVL0),
|
|
MMSYS_ROUTE(DSC0, MERGE0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_VPP_MERGE_FROM_MASK,
|
|
MT8195_SEL_IN_VPP_MERGE_FROM_DSC_WRAP0_OUT),
|
|
MMSYS_ROUTE(DITHER1, MERGE0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_VPP_MERGE_FROM_MASK,
|
|
MT8195_SEL_IN_VPP_MERGE_FROM_DISP_DITHER1),
|
|
MMSYS_ROUTE(MERGE5, MERGE0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_VPP_MERGE_FROM_MASK,
|
|
MT8195_SEL_IN_VPP_MERGE_FROM_VDO1_VIRTUAL0),
|
|
MMSYS_ROUTE(DITHER0, DSC0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP0_IN_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP0_IN_FROM_DISP_DITHER0),
|
|
MMSYS_ROUTE(MERGE0, DSC0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP0_IN_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP0_IN_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(DITHER1, DSC1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_IN_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_IN_FROM_DISP_DITHER1),
|
|
MMSYS_ROUTE(MERGE0, DSC1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_IN_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_IN_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(MERGE0, DP_INTF1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINA_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINA_VIRTUAL0_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(MERGE0, DPI0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINA_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINA_VIRTUAL0_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(MERGE0, DPI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINA_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINA_VIRTUAL0_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(DSC1, DP_INTF1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINA_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINA_VIRTUAL0_FROM_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(DSC1, DPI0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINA_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINA_VIRTUAL0_FROM_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(DSC1, DPI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINA_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINA_VIRTUAL0_FROM_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(DSC0, DP_INTF1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINB_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINB_VIRTUAL0_FROM_DSC_WRAP0_OUT),
|
|
MMSYS_ROUTE(DSC0, DPI0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINB_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINB_VIRTUAL0_FROM_DSC_WRAP0_OUT),
|
|
MMSYS_ROUTE(DSC0, DPI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_SINB_VIRTUAL0_FROM_MASK,
|
|
MT8195_SEL_IN_SINB_VIRTUAL0_FROM_DSC_WRAP0_OUT),
|
|
MMSYS_ROUTE(DSC1, DP_INTF0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DP_INTF0_FROM_MASK,
|
|
MT8195_SEL_IN_DP_INTF0_FROM_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(MERGE0, DP_INTF0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DP_INTF0_FROM_MASK,
|
|
MT8195_SEL_IN_DP_INTF0_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(MERGE5, DP_INTF0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DP_INTF0_FROM_MASK,
|
|
MT8195_SEL_IN_DP_INTF0_FROM_VDO1_VIRTUAL0),
|
|
MMSYS_ROUTE(DSC0, DSI0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSI0_FROM_MASK,
|
|
MT8195_SEL_IN_DSI0_FROM_DSC_WRAP0_OUT),
|
|
MMSYS_ROUTE(DITHER0, DSI0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSI0_FROM_MASK,
|
|
MT8195_SEL_IN_DSI0_FROM_DISP_DITHER0),
|
|
MMSYS_ROUTE(DSC1, DSI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSI1_FROM_MASK,
|
|
MT8195_SEL_IN_DSI1_FROM_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(MERGE0, DSI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSI1_FROM_MASK,
|
|
MT8195_SEL_IN_DSI1_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(OVL1, WDMA1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DISP_WDMA1_FROM_MASK,
|
|
MT8195_SEL_IN_DISP_WDMA1_FROM_DISP_OVL1),
|
|
MMSYS_ROUTE(MERGE0, WDMA1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DISP_WDMA1_FROM_MASK,
|
|
MT8195_SEL_IN_DISP_WDMA1_FROM_VPP_MERGE),
|
|
MMSYS_ROUTE(DSC1, DSI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DSC1, DP_INTF0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DSC1, DP_INTF1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DSC1, DPI0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DSC1, DPI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DSC1, MERGE0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DITHER1, DSI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DISP_DITHER1),
|
|
MMSYS_ROUTE(DITHER1, DP_INTF0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DISP_DITHER1),
|
|
MMSYS_ROUTE(DITHER1, DPI0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DISP_DITHER1),
|
|
MMSYS_ROUTE(DITHER1, DPI1,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DSC_WRAP1_FROM_MASK,
|
|
MT8195_SEL_IN_DSC_WRAP1_OUT_FROM_DISP_DITHER1),
|
|
MMSYS_ROUTE(OVL0, WDMA0,
|
|
MT8195_VDO0_SEL_IN, MT8195_SEL_IN_DISP_WDMA0_FROM_MASK,
|
|
MT8195_SEL_IN_DISP_WDMA0_FROM_DISP_OVL0),
|
|
MMSYS_ROUTE(DITHER0, DSC0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER0_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER0_TO_DSC_WRAP0_IN),
|
|
MMSYS_ROUTE(DITHER0, DSI0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER0_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER0_TO_DSI0),
|
|
MMSYS_ROUTE(DITHER1, DSC1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER1_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DITHER1, MERGE0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER1_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER1_TO_VPP_MERGE),
|
|
MMSYS_ROUTE(DITHER1, DSI1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER1_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(DITHER1, DP_INTF0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER1_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(DITHER1, DP_INTF1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER1_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(DITHER1, DPI0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER1_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(DITHER1, DPI1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DISP_DITHER1_TO_MASK,
|
|
MT8195_SOUT_DISP_DITHER1_TO_DSC_WRAP1_OUT),
|
|
MMSYS_ROUTE(MERGE5, MERGE0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VDO1_VIRTUAL0_TO_MASK,
|
|
MT8195_SOUT_VDO1_VIRTUAL0_TO_VPP_MERGE),
|
|
MMSYS_ROUTE(MERGE5, DP_INTF0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VDO1_VIRTUAL0_TO_MASK,
|
|
MT8195_SOUT_VDO1_VIRTUAL0_TO_DP_INTF0),
|
|
MMSYS_ROUTE(MERGE0, DSI1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_DSI1),
|
|
MMSYS_ROUTE(MERGE0, DP_INTF0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_DP_INTF0),
|
|
MMSYS_ROUTE(MERGE0, DP_INTF1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_SINA_VIRTUAL0),
|
|
MMSYS_ROUTE(MERGE0, DPI0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_SINA_VIRTUAL0),
|
|
MMSYS_ROUTE(MERGE0, DPI1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_SINA_VIRTUAL0),
|
|
MMSYS_ROUTE(MERGE0, WDMA1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_DISP_WDMA1),
|
|
MMSYS_ROUTE(MERGE0, DSC0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP0_IN),
|
|
MMSYS_ROUTE(MERGE0, DSC1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP1_IN_MASK,
|
|
MT8195_SOUT_VPP_MERGE_TO_DSC_WRAP1_IN),
|
|
MMSYS_ROUTE(DSC0, DSI0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP0_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP0_OUT_TO_DSI0),
|
|
MMSYS_ROUTE(DSC0, DP_INTF1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP0_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP0_OUT_TO_SINB_VIRTUAL0),
|
|
MMSYS_ROUTE(DSC0, DPI0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP0_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP0_OUT_TO_SINB_VIRTUAL0),
|
|
MMSYS_ROUTE(DSC0, DPI1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP0_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP0_OUT_TO_SINB_VIRTUAL0),
|
|
MMSYS_ROUTE(DSC0, MERGE0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP0_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE),
|
|
MMSYS_ROUTE(DSC1, DSI1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP1_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP1_OUT_TO_DSI1),
|
|
MMSYS_ROUTE(DSC1, DP_INTF0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP1_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP1_OUT_TO_DP_INTF0),
|
|
MMSYS_ROUTE(DSC1, DP_INTF1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP1_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP1_OUT_TO_SINA_VIRTUAL0),
|
|
MMSYS_ROUTE(DSC1, DPI0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP1_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP1_OUT_TO_SINA_VIRTUAL0),
|
|
MMSYS_ROUTE(DSC1, DPI1,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP1_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP1_OUT_TO_SINA_VIRTUAL0),
|
|
MMSYS_ROUTE(DSC1, MERGE0,
|
|
MT8195_VDO0_SEL_OUT, MT8195_SOUT_DSC_WRAP1_OUT_TO_MASK,
|
|
MT8195_SOUT_DSC_WRAP1_OUT_TO_VPP_MERGE),
|
|
};
|
|
|
|
static const struct mtk_mmsys_routes mmsys_mt8195_vdo1_routing_table[] = {
|
|
MMSYS_ROUTE(MDP_RDMA0, MERGE1,
|
|
MT8195_VDO1_VPP_MERGE0_P0_SEL_IN, GENMASK(0, 0),
|
|
MT8195_VPP_MERGE0_P0_SEL_IN_FROM_MDP_RDMA0),
|
|
MMSYS_ROUTE(MDP_RDMA1, MERGE1,
|
|
MT8195_VDO1_VPP_MERGE0_P1_SEL_IN, GENMASK(0, 0),
|
|
MT8195_VPP_MERGE0_P1_SEL_IN_FROM_MDP_RDMA1),
|
|
MMSYS_ROUTE(MDP_RDMA2, MERGE2,
|
|
MT8195_VDO1_VPP_MERGE1_P0_SEL_IN, GENMASK(0, 0),
|
|
MT8195_VPP_MERGE1_P0_SEL_IN_FROM_MDP_RDMA2),
|
|
MMSYS_ROUTE(MERGE1, ETHDR_MIXER,
|
|
MT8195_VDO1_MERGE0_ASYNC_SOUT_SEL, GENMASK(1, 0),
|
|
MT8195_SOUT_TO_MIXER_IN1_SEL),
|
|
MMSYS_ROUTE(MERGE2, ETHDR_MIXER,
|
|
MT8195_VDO1_MERGE1_ASYNC_SOUT_SEL, GENMASK(1, 0),
|
|
MT8195_SOUT_TO_MIXER_IN2_SEL),
|
|
MMSYS_ROUTE(MERGE3, ETHDR_MIXER,
|
|
MT8195_VDO1_MERGE2_ASYNC_SOUT_SEL, GENMASK(1, 0),
|
|
MT8195_SOUT_TO_MIXER_IN3_SEL),
|
|
MMSYS_ROUTE(MERGE4, ETHDR_MIXER,
|
|
MT8195_VDO1_MERGE3_ASYNC_SOUT_SEL, GENMASK(1, 0),
|
|
MT8195_SOUT_TO_MIXER_IN4_SEL),
|
|
MMSYS_ROUTE(ETHDR_MIXER, MERGE5,
|
|
MT8195_VDO1_MIXER_OUT_SOUT_SEL, GENMASK(0, 0),
|
|
MT8195_MIXER_SOUT_TO_MERGE4_ASYNC_SEL),
|
|
MMSYS_ROUTE(MERGE1, ETHDR_MIXER,
|
|
MT8195_VDO1_MIXER_IN1_SEL_IN, GENMASK(0, 0),
|
|
MT8195_MIXER_IN1_SEL_IN_FROM_MERGE0_ASYNC_SOUT),
|
|
MMSYS_ROUTE(MERGE2, ETHDR_MIXER,
|
|
MT8195_VDO1_MIXER_IN2_SEL_IN, GENMASK(0, 0),
|
|
MT8195_MIXER_IN2_SEL_IN_FROM_MERGE1_ASYNC_SOUT),
|
|
MMSYS_ROUTE(MERGE3, ETHDR_MIXER,
|
|
MT8195_VDO1_MIXER_IN3_SEL_IN, GENMASK(0, 0),
|
|
MT8195_MIXER_IN3_SEL_IN_FROM_MERGE2_ASYNC_SOUT),
|
|
MMSYS_ROUTE(MERGE4, ETHDR_MIXER,
|
|
MT8195_VDO1_MIXER_IN4_SEL_IN, GENMASK(0, 0),
|
|
MT8195_MIXER_IN4_SEL_IN_FROM_MERGE3_ASYNC_SOUT),
|
|
MMSYS_ROUTE(ETHDR_MIXER, MERGE5,
|
|
MT8195_VDO1_MIXER_SOUT_SEL_IN, GENMASK(2, 0),
|
|
MT8195_MIXER_SOUT_SEL_IN_FROM_DISP_MIXER),
|
|
MMSYS_ROUTE(ETHDR_MIXER, MERGE5,
|
|
MT8195_VDO1_MERGE4_ASYNC_SEL_IN, GENMASK(2, 0),
|
|
MT8195_MERGE4_ASYNC_SEL_IN_FROM_MIXER_OUT_SOUT),
|
|
MMSYS_ROUTE(MERGE5, DPI1,
|
|
MT8195_VDO1_DISP_DPI1_SEL_IN, GENMASK(1, 0),
|
|
MT8195_DISP_DPI1_SEL_IN_FROM_VPP_MERGE4_MOUT),
|
|
MMSYS_ROUTE(MERGE5, DPI1,
|
|
MT8195_VDO1_MERGE4_SOUT_SEL, GENMASK(1, 0),
|
|
MT8195_MERGE4_SOUT_TO_DPI1_SEL),
|
|
MMSYS_ROUTE(MERGE5, DP_INTF1,
|
|
MT8195_VDO1_DISP_DP_INTF0_SEL_IN, GENMASK(1, 0),
|
|
MT8195_DISP_DP_INTF0_SEL_IN_FROM_VPP_MERGE4_MOUT),
|
|
MMSYS_ROUTE(MERGE5, DP_INTF1,
|
|
MT8195_VDO1_MERGE4_SOUT_SEL, GENMASK(1, 0),
|
|
MT8195_MERGE4_SOUT_TO_DP_INTF0_SEL),
|
|
};
|
|
#endif /* __SOC_MEDIATEK_MT8195_MMSYS_H */
|