mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/chenhuacai/linux-loongson
synced 2025-08-31 14:13:39 +00:00

Now that all of the mmsys routing tables have been fixed, migrate all of them to use the MMSYS_ROUTE() macro: this will make sure that future additions to any of the tables for the currently supported SoCs are compile-time sanity checked, greatly reducing room for (way too common) mistakes. Link: https://lore.kernel.org/r/20250212100012.33001-8-angelogioacchino.delregno@collabora.com Signed-off-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
102 lines
3.8 KiB
C
102 lines
3.8 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
|
|
#ifndef __SOC_MEDIATEK_MT8186_MMSYS_H
|
|
#define __SOC_MEDIATEK_MT8186_MMSYS_H
|
|
|
|
/* Values for DPI configuration in MMSYS address space */
|
|
#define MT8186_MMSYS_DPI_OUTPUT_FORMAT 0x400
|
|
#define MT8186_DPI_FORMAT_MASK GENMASK(1, 0)
|
|
#define MT8186_DPI_RGB888_SDR_CON 0
|
|
#define MT8186_DPI_RGB888_DDR_CON 1
|
|
#define MT8186_DPI_RGB565_SDR_CON 2
|
|
#define MT8186_DPI_RGB565_DDR_CON 3
|
|
|
|
#define MT8186_MMSYS_OVL_CON 0xF04
|
|
#define MT8186_MMSYS_OVL0_CON_MASK 0x3
|
|
#define MT8186_MMSYS_OVL0_2L_CON_MASK 0xC
|
|
#define MT8186_OVL0_GO_BLEND BIT(0)
|
|
#define MT8186_OVL0_GO_BG BIT(1)
|
|
#define MT8186_OVL0_2L_GO_BLEND BIT(2)
|
|
#define MT8186_OVL0_2L_GO_BG BIT(3)
|
|
#define MT8186_DISP_RDMA0_SOUT_SEL 0xF0C
|
|
#define MT8186_RDMA0_SOUT_SEL_MASK 0xF
|
|
#define MT8186_RDMA0_SOUT_TO_DSI0 (0)
|
|
#define MT8186_RDMA0_SOUT_TO_COLOR0 (1)
|
|
#define MT8186_RDMA0_SOUT_TO_DPI0 (2)
|
|
#define MT8186_DISP_OVL0_2L_MOUT_EN 0xF14
|
|
#define MT8186_OVL0_2L_MOUT_EN_MASK 0xF
|
|
#define MT8186_OVL0_2L_MOUT_TO_RDMA0 BIT(0)
|
|
#define MT8186_OVL0_2L_MOUT_TO_RDMA1 BIT(3)
|
|
#define MT8186_DISP_OVL0_MOUT_EN 0xF18
|
|
#define MT8186_OVL0_MOUT_EN_MASK 0xF
|
|
#define MT8186_OVL0_MOUT_TO_RDMA0 BIT(0)
|
|
#define MT8186_OVL0_MOUT_TO_RDMA1 BIT(3)
|
|
#define MT8186_DISP_DITHER0_MOUT_EN 0xF20
|
|
#define MT8186_DITHER0_MOUT_EN_MASK 0xF
|
|
#define MT8186_DITHER0_MOUT_TO_DSI0 BIT(0)
|
|
#define MT8186_DITHER0_MOUT_TO_RDMA1 BIT(2)
|
|
#define MT8186_DITHER0_MOUT_TO_DPI0 BIT(3)
|
|
#define MT8186_DISP_RDMA0_SEL_IN 0xF28
|
|
#define MT8186_RDMA0_SEL_IN_MASK 0xF
|
|
#define MT8186_RDMA0_FROM_OVL0 0
|
|
#define MT8186_RDMA0_FROM_OVL0_2L 2
|
|
#define MT8186_DISP_DSI0_SEL_IN 0xF30
|
|
#define MT8186_DSI0_SEL_IN_MASK 0xF
|
|
#define MT8186_DSI0_FROM_RDMA0 0
|
|
#define MT8186_DSI0_FROM_DITHER0 1
|
|
#define MT8186_DSI0_FROM_RDMA1 2
|
|
#define MT8186_DISP_RDMA1_MOUT_EN 0xF3C
|
|
#define MT8186_RDMA1_MOUT_EN_MASK 0xF
|
|
#define MT8186_RDMA1_MOUT_TO_DPI0_SEL BIT(0)
|
|
#define MT8186_RDMA1_MOUT_TO_DSI0_SEL BIT(2)
|
|
#define MT8186_DISP_RDMA1_SEL_IN 0xF40
|
|
#define MT8186_RDMA1_SEL_IN_MASK 0xF
|
|
#define MT8186_RDMA1_FROM_OVL0 0
|
|
#define MT8186_RDMA1_FROM_OVL0_2L 2
|
|
#define MT8186_RDMA1_FROM_DITHER0 3
|
|
#define MT8186_DISP_DPI0_SEL_IN 0xF44
|
|
#define MT8186_DPI0_SEL_IN_MASK 0xF
|
|
#define MT8186_DPI0_FROM_RDMA1 0
|
|
#define MT8186_DPI0_FROM_DITHER0 1
|
|
#define MT8186_DPI0_FROM_RDMA0 2
|
|
|
|
#define MT8186_MMSYS_SW0_RST_B 0x160
|
|
|
|
static const struct mtk_mmsys_routes mmsys_mt8186_routing_table[] = {
|
|
MMSYS_ROUTE(OVL0, RDMA0,
|
|
MT8186_DISP_OVL0_MOUT_EN, MT8186_OVL0_MOUT_EN_MASK,
|
|
MT8186_OVL0_MOUT_TO_RDMA0),
|
|
MMSYS_ROUTE(OVL0, RDMA0,
|
|
MT8186_DISP_RDMA0_SEL_IN, MT8186_RDMA0_SEL_IN_MASK,
|
|
MT8186_RDMA0_FROM_OVL0),
|
|
MMSYS_ROUTE(OVL0, RDMA0,
|
|
MT8186_MMSYS_OVL_CON, MT8186_MMSYS_OVL0_CON_MASK,
|
|
MT8186_OVL0_GO_BLEND),
|
|
MMSYS_ROUTE(RDMA0, COLOR0,
|
|
MT8186_DISP_RDMA0_SOUT_SEL, MT8186_RDMA0_SOUT_SEL_MASK,
|
|
MT8186_RDMA0_SOUT_TO_COLOR0),
|
|
MMSYS_ROUTE(DITHER0, DSI0,
|
|
MT8186_DISP_DITHER0_MOUT_EN, MT8186_DITHER0_MOUT_EN_MASK,
|
|
MT8186_DITHER0_MOUT_TO_DSI0),
|
|
MMSYS_ROUTE(DITHER0, DSI0,
|
|
MT8186_DISP_DSI0_SEL_IN, MT8186_DSI0_SEL_IN_MASK,
|
|
MT8186_DSI0_FROM_DITHER0),
|
|
MMSYS_ROUTE(OVL_2L0, RDMA1,
|
|
MT8186_DISP_OVL0_2L_MOUT_EN, MT8186_OVL0_2L_MOUT_EN_MASK,
|
|
MT8186_OVL0_2L_MOUT_TO_RDMA1),
|
|
MMSYS_ROUTE(OVL_2L0, RDMA1,
|
|
MT8186_DISP_RDMA1_SEL_IN, MT8186_RDMA1_SEL_IN_MASK,
|
|
MT8186_RDMA1_FROM_OVL0_2L),
|
|
MMSYS_ROUTE(OVL_2L0, RDMA1,
|
|
MT8186_MMSYS_OVL_CON, MT8186_MMSYS_OVL0_2L_CON_MASK,
|
|
MT8186_OVL0_2L_GO_BLEND),
|
|
MMSYS_ROUTE(RDMA1, DPI0,
|
|
MT8186_DISP_RDMA1_MOUT_EN, MT8186_RDMA1_MOUT_EN_MASK,
|
|
MT8186_RDMA1_MOUT_TO_DPI0_SEL),
|
|
MMSYS_ROUTE(RDMA1, DPI0,
|
|
MT8186_DISP_DPI0_SEL_IN, MT8186_DPI0_SEL_IN_MASK,
|
|
MT8186_DPI0_FROM_RDMA1),
|
|
};
|
|
|
|
#endif /* __SOC_MEDIATEK_MT8186_MMSYS_H */
|