mirror of
https://git.kernel.org/pub/scm/linux/kernel/git/chenhuacai/linux-loongson
synced 2025-09-04 18:49:41 +00:00
dt-bindings: PCI: Add EP mode dt-bindings for TI's J721E SoC
Add PCIe EP mode dt-bindings for TI's J721E SoC. Link: https://lore.kernel.org/r/20200722110317.4744-13-kishon@ti.com Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com> Signed-off-by: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com> Reviewed-by: Rob Herring <robh@kernel.org>
This commit is contained in:
parent
431b53b81c
commit
45b39e9289
94
Documentation/devicetree/bindings/pci/ti,j721e-pci-ep.yaml
Normal file
94
Documentation/devicetree/bindings/pci/ti,j721e-pci-ep.yaml
Normal file
@ -0,0 +1,94 @@
|
|||||||
|
# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
|
||||||
|
# Copyright (C) 2020 Texas Instruments Incorporated - http://www.ti.com/
|
||||||
|
%YAML 1.2
|
||||||
|
---
|
||||||
|
$id: "http://devicetree.org/schemas/pci/ti,j721e-pci-ep.yaml#"
|
||||||
|
$schema: "http://devicetree.org/meta-schemas/core.yaml#"
|
||||||
|
|
||||||
|
title: TI J721E PCI EP (PCIe Wrapper)
|
||||||
|
|
||||||
|
maintainers:
|
||||||
|
- Kishon Vijay Abraham I <kishon@ti.com>
|
||||||
|
|
||||||
|
allOf:
|
||||||
|
- $ref: "cdns-pcie-ep.yaml#"
|
||||||
|
|
||||||
|
properties:
|
||||||
|
compatible:
|
||||||
|
enum:
|
||||||
|
- ti,j721e-pcie-ep
|
||||||
|
|
||||||
|
reg:
|
||||||
|
maxItems: 4
|
||||||
|
|
||||||
|
reg-names:
|
||||||
|
items:
|
||||||
|
- const: intd_cfg
|
||||||
|
- const: user_cfg
|
||||||
|
- const: reg
|
||||||
|
- const: mem
|
||||||
|
|
||||||
|
ti,syscon-pcie-ctrl:
|
||||||
|
description: Phandle to the SYSCON entry required for configuring PCIe mode
|
||||||
|
and link speed.
|
||||||
|
allOf:
|
||||||
|
- $ref: /schemas/types.yaml#/definitions/phandle
|
||||||
|
|
||||||
|
power-domains:
|
||||||
|
maxItems: 1
|
||||||
|
|
||||||
|
clocks:
|
||||||
|
maxItems: 1
|
||||||
|
description: clock-specifier to represent input to the PCIe
|
||||||
|
|
||||||
|
clock-names:
|
||||||
|
items:
|
||||||
|
- const: fck
|
||||||
|
|
||||||
|
dma-coherent:
|
||||||
|
description: Indicates that the PCIe IP block can ensure the coherency
|
||||||
|
|
||||||
|
required:
|
||||||
|
- compatible
|
||||||
|
- reg
|
||||||
|
- reg-names
|
||||||
|
- ti,syscon-pcie-ctrl
|
||||||
|
- max-link-speed
|
||||||
|
- num-lanes
|
||||||
|
- power-domains
|
||||||
|
- clocks
|
||||||
|
- clock-names
|
||||||
|
- cdns,max-outbound-regions
|
||||||
|
- dma-coherent
|
||||||
|
- max-functions
|
||||||
|
- phys
|
||||||
|
- phy-names
|
||||||
|
|
||||||
|
examples:
|
||||||
|
- |
|
||||||
|
#include <dt-bindings/soc/ti,sci_pm_domain.h>
|
||||||
|
|
||||||
|
bus {
|
||||||
|
#address-cells = <2>;
|
||||||
|
#size-cells = <2>;
|
||||||
|
|
||||||
|
pcie0_ep: pcie-ep@d000000 {
|
||||||
|
compatible = "ti,j721e-pcie-ep";
|
||||||
|
reg = <0x00 0x02900000 0x00 0x1000>,
|
||||||
|
<0x00 0x02907000 0x00 0x400>,
|
||||||
|
<0x00 0x0d000000 0x00 0x00800000>,
|
||||||
|
<0x00 0x10000000 0x00 0x08000000>;
|
||||||
|
reg-names = "intd_cfg", "user_cfg", "reg", "mem";
|
||||||
|
ti,syscon-pcie-ctrl = <&pcie0_ctrl>;
|
||||||
|
max-link-speed = <3>;
|
||||||
|
num-lanes = <2>;
|
||||||
|
power-domains = <&k3_pds 239 TI_SCI_PD_EXCLUSIVE>;
|
||||||
|
clocks = <&k3_clks 239 1>;
|
||||||
|
clock-names = "fck";
|
||||||
|
cdns,max-outbound-regions = <16>;
|
||||||
|
max-functions = /bits/ 8 <6>;
|
||||||
|
dma-coherent;
|
||||||
|
phys = <&serdes0_pcie_link>;
|
||||||
|
phy-names = "pcie-phy";
|
||||||
|
};
|
||||||
|
};
|
Loading…
Reference in New Issue
Block a user